| | | | <del></del> - | * <del>************************************</del> | - | | • | D | EVISI | ONS | | | | | | | | | | | |-------------------------------------------------------------------------------------------------------------------------------|-------------|------|---------------|-----------------------------------------------------------------------------------------------------|------|-------|------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|-----|------------|------|----------|---------|-----|-------------|--------|-------|----| | LTR | | | | | | DESCE | RIPTIO | | EVISI | UNS | _ | | D/ | TE W | 'R-MO- | 241 | <del></del> | APPR | 0)/50 | | | 查询" | 5962- | 9682 | 701Q | 3A"供 | | | | | | <del></del> | | | - DF | VIE (Y | K-MU- | DA) | | APPR | OVEL | | | | | | | | | | | | | | | | | | | | | | | | | REV | | | | | ·- | Τ | T | | | | | | | | | | | | | | | SHEET | | | | | | | ļ <u>.</u> | | | | | | | | | | | | | | | REV | | | | | | | <u> </u> | | | | | | | | | | | | | | | SHEET | 15 | 16 | 17 | 18 | | | | | | | | | | | | | | | | | | REV STATUS<br>OF SHEETS | S | | | REV | | | | | | | | | | | | - | | | | | | PMIC N/A | <del></del> | | | | ARED | | 1<br>(en | 2 | 3 | 4 | 5 | 6<br>EEENG | 7 | 8<br>CTP | 9 | 10 | 11 | 12 | 13 | 14 | | STANDARD MICROCIRCUIT DRAWING THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS AND AGENCIES OF THE DEPARTMENT OF DEFENSE | | | CHEC<br>The | Thanh V. Nguyen CHECKED 3., Thanh V. Nguyen APPROVED BY Monica L. Poelking DRAWING APPROVAL DATE | | | | MICROCIRCUIT, DIGITAL, FAST CMOS, 8-BIT DIAGNOSTIC SCAN REGISTER, TTL COMPATIBLE INPUTS AND LIMITED OUTPUT VOLTAGE SWING, MONOLITHIC SILICON | | | | | | | E<br>G, | | | | | | | AMSC N | | ~ ~ | | REVI | SION | LEVEL | )3-22 | | | SIZE | 4 | | 726 | | | 596 | 62-9 | -96827 | | | | | | | | | | | | | | SHE | E'T | | 1 | 0 | F | 1 | 8 | | | | DESC FORM 193 JUL 94 <u>DISTRIBUTION STATEMENT A</u>. Approved for public release; distribution is unlimited. 5962-E349-96 ## 1. SCOPE - 1.1 Scope. This drawing documents two product assurance class levels consisting of high reliability (device classes and 4) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. - 1.2 PIN. The PIN is as shown in the following example: - 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows: | Device type | Generic number | Circuit function | |-------------|----------------|----------------------------------------------------------------------------------------| | 01 | 29FCT818AT | 8-bit diagnostic scan register, TTL compatible inputs and limited output voltage swing | 1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows: Device class ## Device requirements documentation Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A Q or V Certification and qualification to MIL-PRF-38535 1.2.4 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows: | Outline letter | <u>Descriptive designator</u> | <u>Terminals</u> | Package style | |----------------|-------------------------------|------------------|-----------------------| | L | GDIP3-T24 or CDIP4-T24 | 24 | Dual-in-line | | 3 | CQCC1-N28 | 28 | Leadless chip carrier | 1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. | SIZE<br><b>A</b> | | 5962-96827 | |------------------|----------------|------------| | | REVISION LEVEL | SHEET 2 | | 1.3 | Absolute maximum ratings. 1/ 2/ 3/ | | | | |-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | <u>查</u> | Supply voltage range (VC) DE "TOBOE - 00 Regentance (VC) DC output voltage range (VOIT) DC input clamp current (I <sub>IK</sub> ) (V <sub>IN</sub> = -0.5 V) DC output clamp current (I <sub>OK</sub> ) (V <sub>OUT</sub> = -0.5 V and +7.0 DC output source current (I <sub>OH</sub> ) (per output) DC output sink current (I <sub>OL</sub> ) (per output) DC v <sub>CC</sub> current (I <sub>CC</sub> ) Ground current (I <sub>GND</sub> ) Storage temperature range (T <sub>STG</sub> ) Case temperature under bias (T <sub>BIAS</sub> ) Lead temperature (soldering, 10 seconds) Thermal resistance, junction-to-case ( $\Theta_{JC}$ ) Junction temperature (T <sub>J</sub> ) Maximum power dissipation (P <sub>D</sub> ) | ) v) | -0.5 V dc to +7.0 V dc<br>-0.5 V dc to V <sub>CC</sub> + 0.5 V<br>-0.5 V dc to V <sub>CC</sub> + 0.5 V<br>-20 mA<br>+20 mA<br>+70 mA<br>±268 mA<br>+588 mA<br>-65°C to +150°C<br>-65°C to +135°C<br>+300°C<br>See MIL-STD-1835<br>+175°C<br>500 mW | dc 4/<br>dc 4/ | | 1.4 | Recommended operating conditions. 2/3/ | | | | | | Supply voltage range ( $V_{CC}$ ) | | +4.5 V dc to +5.5 V dc<br>+0.0 V dc to V <sub>CC</sub><br>+0.0 V dc to V <sub>CC</sub><br>0.8 V<br>2.0 V<br>-55°C to +125°C<br>5 ns/V<br>-3 mA<br>20 mA | | | 1.5 | | | | | | | Fault coverage measurement of manufacturing logic tests (MIL-STD-883, test method 5012) | | XX percent 5/ | | | 2, | APPLICABLE DOCUMENTS | | | | | a part<br>those<br>theret<br>SPEC | Government specification, standards, and handbooks, of this drawing to the extent specified herein. Unlikisted in the issue of the Department of Defense Indeed, cited in the solitation. IFICATION LITARY MIL-PRF-38535 - Integrated Circuits, Manufacturing | ess otherwise spe<br>x of Specification | ecified, the issues of the | ese documents are | | 1/ 51 | recess shows the shootute maying action | d | | | | Me<br>⊥ St | resses above the absolute maximum rating may cause pe<br>eximum levels may degrade performance and affect relia | rmanent damage to<br>bility. | o the device. Extended o | peration at the | | 2/ Ur | nless otherwise noted, all voltages are referenced to | GND. | | | | <u>3</u> / Th | e limits for the parameters specified herein shall ap<br>unge of -55°C to +125°C. | ply over the ful | l specified V <sub>CC</sub> range and | case temperature | | <b>4</b> ∕ Fo | or $V_{CC} \ge 6.5$ V, the upper limit on the range is limite | d to 7.0 V. | | | | | alues will be added when they become available. | | | | | | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br><b>A</b> | REVISION LEVEL | <b>5962-96827</b> SHEET | | | | | ··· | 3 | #### **STANDARDS** # 查询"5962-9682701Q3A"供应商 MIL-STD-883 - Test Methods and Procedures for Microelectronics. MIL-STD-973 - Configuration Management. MIL-STD-1835 - Microcircuit Case Outlines. ## **HANDBOOKS** ## MILITARY MIL-HDBK-103 - List of Standard Microcircuit Drawings (SMD's). MIL-HDBK-780 - Standard Microcircuit Drawings. (Unless otherwise indicated, copies of the specification, standards, bulletin, and handbook are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. ## 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M. - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 herein. - 3.2.2 <u>Ierminal connections</u>. The terminal connections shall be as specified on figure 1. - 3.2.3 <u>Iruth table</u>. The truth table shall be as specified on figure 2. - 3.2.4 Logic diagram. The logic diagram shall be as specified on figure 3. - 3.2.5 <u>Ground bounce load circuit and waveforms</u>. The ground bounce load circuit and waveforms shall be as specified on figure 4. - 3.2.6 <u>Switching waveforms and test circuit</u>. The switching waveforms and test circuit shall be as specified on figure 5. - 3.2.7 Radiation exposure circuit. The radiation exposure circuit shall be as specified when available. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full ambient operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are defined in table I. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. - 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-96827 | |------------------------------------------------------------------------------------|------------------|----------------|------------| | | | REVISION LEVEL | SHEET 4 | - 3.6 Certificate of compliance. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply 50 MPL SUBBE-103 Quee 104 Ferein). The certificate of compliance submitted to DESC-EC prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M</u>. For device class M, notification to DESC-EC of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973. - 3.9 <u>Verification and review for device class M</u>. For device class M, DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 40 (see MIL-PRF-38535, appendix A). - 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. - 4.2.1 Additional criteria for device class M. - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - (2) $T_A = +125$ °C, minimum. - b. Interim and final electrical test parameters shall be as specified in table II herein. - 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883. - b. Interim and final electrical test parameters shall be as specified in table II herein. - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B. - 4.3 Qualification inspection for device classes Q and V. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.3.1 <u>Electrostatic discharge sensitivity qualification inspection</u>. Electrostatic discharge sensitivity (ESDS) testing shall be performed in accordance with MIL-STD-883, method 3015. ESDS testing shall be measured only for initial qualification and after process or design changes which may affect ESDS classification. | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96827 | |------------------------------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 5 | | | | TABLE I. Electri | cal performance | charact | eristics | i. | | | <del>-</del> | |---------------------------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------|------------------------|----------|----------------------|-----|----------------------|----------------| | 查道。1983 | 7 <b>8/15</b> 3/ | "供应商Test condition | ns <u>2</u> /<br>+125°C | Device V <sub>CC</sub> | | Group A<br>subgroups | Lim | Unit | | | test method 1/ | | +4.5 V ≤ V <sub>CC</sub> ≤<br>unless otherwise | : +5.5 V | | | | Min | Max | | | High level output<br>voltage<br>3006 | V <sub>0</sub> H1<br>4 | For all inputs affecting output under test V <sub>IN</sub> = 2.0 V or | I <sub>OH</sub> = -300 μA | All | 4.5 V | 1, 2, 3 | 3.0 | V <sub>CC</sub> -0.5 | ٧ | | | V <sub>OH2</sub> | For all other inputs V <sub>IN</sub> = V <sub>CC</sub> or GND | I <sub>OH</sub> = -3 mA | | | 1, 2, 3 | 2.4 | | | | Low level output<br>voltage<br>3007 | <b>V</b> 9∟1 | For all inputs affecting output under test | I <sub>OL</sub> = 300 μA | All | 4.5 V | 1, 2, 3 | | 0.2 | ٧ | | | V <sub>OL2</sub> | V <sub>IN</sub> = 2.0 V or<br>0.8 V<br>For all other inputs<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | I <sub>OL</sub> = 20 mA | | | 1, 2, 3 | | 0.55 | | | Negative input<br>clamp voltage<br>3022 | v <sub>ic-</sub> | For input under test, | I <sub>IN</sub> = -18 mA | All | 4.5 V | 1, 2, 3 | | -1.2 | ٧ | | Three-state output<br>leakage current<br>high<br>3021 | 192H<br>5/ 6/ | OEY = 2.0 V<br>or 0.8 V<br>For all other inputs<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | v <sub>ouT</sub> = 2.7 v | All | 5.5 V | 1, 2, 3 | i | 10.0 | μА | | Three-state output<br>leakage current<br>low<br>3020 | 192L<br>5/6/ | | v <sub>out</sub> = 0.5 v | All | 5.5 V | 1, 2, 3 | | -10.0 | μА | | Input current high<br>3010 | I <sub>IH1</sub> | For input under test,<br>For all other inputs<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | VIN = VCC | All | 5.5 V | 1, 2, 3 | | 5.0 | μΑ | | Input current high<br>3010 | I IHS | For input under test,<br>For all other inputs<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | V <sub>IN</sub> = 2.7 V | All | 5.5 V | 1, 2, 3 | | ±1.0 | μΑ | | Input current low<br>3009 | 111 | For input under test,<br>For all other inputs<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | V <sub>IN</sub> = 0.5 V | All | 5.5 V | 1, 2, 3 | | ±1.0 | μА | | Power-off leakage<br>current | <sup>1</sup> OFF | V <sub>OUT</sub> = 4.5 V | | All | 0.0 V | 1, 2, 3 | | ±1.0 | μA | | Output short<br>circuit current<br>3011 | I os | For all inputs<br>V <sub>IN</sub> = 2.0 V or 0.8 V<br>V <sub>OUT</sub> = 0.0 V | V | All | 5.5 V | 1, 2, 3 | -60 | -225 | mA | | Dynamic power supply current | I CCB | Outputs open | | All | 5.5 V | 4, 5, 6 | | 250 | µA/<br>MHz•Bit | | Quiescent supply<br>current delta,<br>TTL input level<br>3005 | Δ1 <sub>CC</sub> | For input under test V <sub>IN</sub> = 3.4 V For all other inputs V <sub>IN</sub> = V <sub>CC</sub> or GND | | All | 5.5 V | 1, 2, 3 | | 2.0 | mA | See footnotes at end of table. | SIZE<br><b>A</b> | | 5962-96827 | |------------------|----------------|------------| | | REVISION LEVEL | SHEET 6 | | 查顺约50%2-9682 | 7 <b>9110</b> 3A | "供应商 Test condition<br>-55°C s T <sub>C</sub> s | ons <u>2/</u><br>+125*n | Device<br>type | v <sub>cc</sub> | Group A<br>subgroups | Limit | s <u>3</u> / | Unit | |----------------------------------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------|----------------|-----------------|----------------------|-------|--------------|------| | test method 1/ | | +4.5 V \ VCC \ unless otherwise | : +5.5 V | Lype | | Subgi oups | Min | Max | | | Quiescent supply<br>current, outputs<br>high<br>3005 | <sup>I</sup> ссн | OEY = GND<br>For all other inputs<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | ALL | 5.5 V | 1, 2, 3 | | 1.5 | mA | | Quiescent supply<br>current, outputs<br>low<br>3005 | ICCL | | | ALL | 5.5 V | 1, 2, 3 | | 1.5 | mA | | Quiescent supply<br>current, outputs<br>disabled<br>3005 | 1ccz<br>2 | DEY = V <sub>CC</sub><br>For all other inputs<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | ALL | 5.5 V | 1, 2, 3 | | 1.5 | mA | | Total supply current | 16571<br>107 | Outputs open frp = 10 MHz OEY = GND One bit toggling f; = 5 MHz | For switching<br>inputs<br>VIN = VCC<br>or GND | All | 5.5 V | 4, 5, 6 | | 5.3 | mA | | | | 50% duty cycle For nonswitching input, V <sub>IN</sub> = V <sub>CC</sub> or GND | For switching inputs VIN = 3.4 V or GND | | | 4, 5, 6 | | 7.3 | | | | 45c1g/ | Outputs open frp = 10 MHz OEY = GND Eight bits and four controls | For switching<br>inputs<br>VIN = VCC<br>or GND | All | 5.5 V | 4, 5, 6 | | 17.8 | | | | | toggling f; = 5 MHz 50% duty cycle For nonswitching input, V <sub>IN</sub> = V <sub>CC</sub> or GND | For switching<br>inputs<br>V <sub>IN</sub> = 3.4 V<br>or GND | | | 4, 5, 6 | | 30.8 | | | Input capacitance<br>3012 | c <sub>1</sub> y | T <sub>C</sub> = +25°C<br>See 4.4.1b | | All | GND | 4 | | 10.0 | pF | | Output capacitance<br>3012 | SOUT<br>11 | | | All | GND | 4 | | 12.0 | pF | | Low level ground bounce noise | ۷۵۲<br>117 12 | V <sub>IH</sub> = 3.0 V, V <sub>IL</sub> = 0.<br>T <sub>A</sub> = +25°C | 0 V | All | 5.0 V | 4 | | 1750 | mV | | | νοιν<br>11/2/12/ | See 4.4.1d<br>See figure 4 | | | | 4 | | -1100 | | | Migh level V <sub>CC</sub><br>bounce noise | V <sub>OHP</sub><br>11/ 12/ | | | All | 5.0 V | 4 | | 800 | mV | | | VOHV<br>11/12/ | | | | 4 | | -1200 | | | | Functional test<br>3014 | 13/ | $V_{IH} = 2.0 \text{ V, } V_{IL} = 0.$<br>Verify output $V_{O}$ | 8 V | ALL | 4.5 V | 7, 8 | L | H | | | | | See 4.4.1c | | | 5.5 V | 7, 8 | L | н | | See footnotes at end of table. | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96827 | |-----------------------------------------|------------------|----------------|------------| | - · · · · · - · - · · · · · · · · · · · | | REVISION LEVEL | SHEET 7 | | | T/ | ABLE I. Electrical performen | ce charact | eristic | <u>s</u> - Conti | nued. | | | | |-----------------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------|------------------|----------------|------------------|----------------------|------------|---------------|------| | 查询 5902-9682 | <b>7∮Y<b>©</b>9A</b> | 供应商 Test conditions 2/<br>-55°C ≤ T <sub>C</sub> ≤ +125°C | | Device<br>type | V <sub>CC</sub> | Group A<br>subgroups | Limit | :s <u>3</u> / | Unit | | test method 1/ | | +4.5 V < V <sub>CC</sub> < +5.5<br>unless otherwise speci | V : | | | - , | Min | Max | _ | | Propagation delay<br>time, PCLK to Y <sub>n</sub><br>3003 | t <sub>PLH1</sub> ,<br>t <sub>PHL1</sub><br>14/ | $C_L$ = 50 pF minimum $R_L$ = 500 $\Omega$ See figure 5 | | All | 4.5 V | 9, 10, 11 | 2.0 | 12.0 | ns | | Propagation delay<br>time, MODE to<br>SDO<br>3003 | tPLH2,<br>tPHL2<br>14 | | | All | 4.5 V | 9, 10, 11 | 2.0 | 18.0 | ns | | Propagation delay<br>time, SDI to SDO<br>3003 | t <sub>PLH3</sub> ,<br>t <sub>PHL3</sub><br>14 | | | ALL | 4.5 V | 9, 10, 11 | 2.0 | 18.0 | ns | | Propagation delay<br>time, DCLK to<br>SDO<br>3003 | tpLH4,<br>tpHL4<br>14/ | | | All | 4.5 V | 9, 10, 11 | 2.0 | 30.0 | ns | | Propagation delay<br>time, output<br>enable, DEY to | t <sub>PZH1</sub> | | At | ALL | 4.5 V | 9, 10, 11 | 3.0 | 20.0 | ns | | 3803 | t PZL 1 | | | | | 9, 10, 11 | 3.0 | 20.0 | | | Propagation delay<br>time, output<br>enable, DCLK to | t pzH2 | | | All | 4.5 V | 9, 10, 11 | 3.0 | 30.0 | ns | | 3803 | †P3L2 | | | | 9, 10, 11 | 3.0 | 35.0 | | | | Propagation delay<br>time, output<br>disable, OEY to | t pHZ1 | | | ALL | 4.5 V | 9, 10, 11 | 3.0 | 30.0 | ns | | Y<br>3003 | tpLZ1<br>14/ | | | | | 9, 10, 11 | 3.0 | 20.0 | | | Propagation delay<br>time, output<br>disable, DCLK to | t <sub>PH</sub> Z2<br>14 | | | All | 4.5 V | 9, 10, 11 | 3.0 | 90.0 | ns | | 3803 | tpl 22 | | | | | 9, 10, 11 | 3.0 | 45.0 | | | Setup time, high<br>or low, D <sub>n</sub> to<br>PCLK | t 12 ) | | | All | 4.5 V | 9, 10, 11 | 6.0 | | ns | | Setup time, high<br>or low, MODE to<br>PCLK | t § 3 | | | ALL | 4.5 V | 9, 10, 11 | 15.0 | | ns | | Setup time, high<br>or low, Y <sub>n</sub> to<br>DCLK | t <sub>\$3</sub> | | | All | 4.5 V | 9, 10, 11 | 5.0 | | ns | | Setup time, high<br>or low, MODE to<br>DCLK | t 2/ | | | ALL | 4.5 V | 9, 10, 11 | 12.0 | | ns | | Setup time, high<br>or low, SDI to<br>DCLK | t \$5<br>147 | | | All | 4.5 V | 9, 10, 11 | 10.0 | | ns | | See footnotes at end | of table. | | | | | | | | | | | STANDARD<br>MICROCIRCUIT DRAWING | | SIZE<br><b>A</b> | | | | | 5962-9 | 6827 | | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | | | REVISION LEVEL | | SI | SHEET<br>8 | | | | 查攬5506339682 | 70 <b>110</b> 3A | '供应商 Test conditions <u>2</u> /<br>-55°C ≤ T <sub>C</sub> ≤ +125°C | Device V <sub>CC</sub> | | Group A<br>subgroups | Limits 3/ | | Unit | |---------------------------------------------------|------------------|--------------------------------------------------------------------|------------------------|-------|----------------------|-----------|-----|------| | test method 1/ | | +4.5 V ≤ V <sub>CC</sub> ≤ +5.5 V<br>unless otherwise specified | | | , | Min | Max | | | Setup time, high<br>or low, DCLK to<br>PCLK | t \$6 | $c_L$ = 50 pF minimum $R_L$ = 500 $\Omega$ See figure 5 | All | 4.5 V | 9, 10, 11 | 15.0 | | ns | | Setup time, high<br>or low, PCLK to<br>DCLK | ts7<br>14/ | | ALL | 4.5 V | 9, 10, 11 | 45.0 | | ns | | Hold time, high or<br>low, D <sub>n</sub> to PCLK | 12) | | ALL | 4.5 V | 9, 10, 11 | 2.0 | | ns | 9, 10, 11 9, 10, 11 9, 10, 11 15.0 25.0 ns ns 4.5 V 4.5 V ALL ALL TABLE I. <u>Electrical performance characteristics</u> - Continued. | time, high or , Y <sub>n</sub> to DCLK | t 123 | All | 4.5 V | 9, 10, 11 | 5.0 | |----------------------------------------|-----------------|-----|-------|-----------|-----| | e, high or<br>DDE to | 125 | All | 4.5 V | 9, 10, 11 | 5.0 | | r<br>Y | t <sub>b5</sub> | ALL | 4.5 V | 9, 10, 11 | 0.0 | $\mathcal V$ For tests not listed in the referenced MIL-STD-883 (e.g. $\Delta I_{CC}$ ), utilize the general test procedure of 883 under the conditions listed herein. - 2/ Each input/output, as applicable, shall be tested at the specified temperature, for the specified limits, to the tests in table I herein. Cutput terminals not designated shall be high level logic, low level logic, or open, except for all $I_{CC}$ and $\Delta I_{CC}$ tests, the output terminals shall be open. When performing these tests, the current meter shall be placed in the circuit such that all current flows through the meter. - For negative and positive voltage and current values, the sign designates the potential difference in reference to GND and the direction of current flow, respectively; and the absolute value of the magnitude, not the sign, is relative to the minimum and maximum limits, as applicable, listed herein. All devices shall meet or exceed the limits specified in table I at 4.5 V < V<sub>CC</sub> < 5.5 V. - 4) This parameter is guaranteed, if not tested, to the limits specified in table I herein. - 5/ Three-state output conditions are required. - 6/ This test may be performed using $V_{IH}$ = 3.0 V. When $V_{IH}$ = 3.0 V is used, the test is guaranteed for $V_{IH}$ = 2.0 V. - ${\mathcal U}$ Not more than one output should be tested at a time. The duration of the test should not exceed one second. - 8/ I<sub>CCD</sub> may be verified by the following equation: $$I_{CCD} = \frac{I_{CCT} - I_{CC} - D_H N_T \Delta I_{CC}}{f_{CP}/2 + f_i N_i}$$ Hold time, high or low, MODE to PCLK pulse width, high or low DCLK pulse width. high or low where $I_{CCT}$ , $I_{CC}$ ( $I_{CCL}$ or $I_{CCH}$ in table I), and $\Delta I_{CC}$ shall be the measured values of these parameters, for the device under test, when tested as described in table I, herein. The values for $D_H$ , $N_T$ , $f_{CP}$ , $f_{\hat{1}}$ , and $N_{\hat{1}}$ shall be as listed in the test conditions column for $I_{CCT}$ in table I, herein. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-96827 | |------------------------------------------------------------------------------------|------------------|----------------|------------| | | | REVISION LEVEL | SHEET<br>9 | ## TABLE I. <u>Electrical performance characteristics</u> - Continued. - 2/ This test may be performed either one input at a time (preferred method) or with all input pins simultaneously at public 2-2004/ (alternate method). Classes Q and V shall use the preferred method. When the test is performed using the alternate test method, the maximum limit is equal to the number of inputs at a high TTL input level times 2.0 mA; and the preferred method and limits are guaranteed. - 10/ I<sub>CCT</sub> is calculated as follows: $$I_{CCT} = I_{CC} + D_H N_T \Delta I_{CC} + I_{CCD} (f_{CP}/2 + f_i N_i)$$ I<sub>CC</sub> = Quiescent supply current (any I<sub>CCL</sub> or I<sub>CCH</sub>) = Duty cycle for TTL inputs at 3.4 $D_{H}$ = Duty cycle for TTL inputs at . $N_{T}$ = Number of TTL inputs at 3.4 V $\Delta I_{CC}$ = Quiescent supply current delta, TTL inputs at 3.4 V $I_{CCD}$ = Dynamic power supply current caused by an input transition pair (HLH or LHL) $f_{CP}$ = Clock frequency for registered devices ( $f_{CP}$ = 0 for nonregistered devices) fi = Input frequency N; = Number of inputs at f; - 11/ This test is required only for group A testing; see 4.4.1 herein. - 12/ This test is for qualification only. Ground and $V_{CC}$ bounce tests are performed on a non-switching (quiescent) output and are used to measure the magnitude of induced noise caused by other simultaneously switching outputs. The test is performed on a low noise bench test fixture. For the device under test, all outputs shall be loaded with $500\Omega$ of load resistance and a minimum of 50 pF of load capacitance (see figure 4). Only chip capacitors and resistors shall be used. The output load components shall be located as close as possible to the device outputs. It is suggested, that whenever possible, this distance be kept to less than 0.25 inches. Decoupling capacitors shall be placed in parallel from $V_{CC}$ to ground. The values of these decoupling capacitors shall be determined by the device manufacturer. The low and high level ground and $V_{CC}$ bounce noise is measured at the quiet output using a 1 GHz minimum bandwidth oscilloscope with a $50\Omega$ input impedance. The device inputs shall be conditioned such that all outputs are at a high nominal $V_{OH}$ level. The device inputs shall then be conditioned such that they switch simultaneously and the output under test remains at $V_{OH}$ as all other outputs possible are switched from $V_{OH}$ to $V_{OL}$ . $V_{OHV}$ and $V_{OHP}$ are then measured from the nominal $V_{OH}$ level to the largest negative and positive peaks, respectively (see figure 4). This is then repeated with the same outputs not under test switching from $V_{OL}$ to $V_{OH}$ . The device inputs shall be conditioned such that all outputs are at a low nominal $V_{OL}$ level. The device inputs shall then be conditioned such that they switch simultaneously and the output under test remains at $V_{OL}$ as all other outputs possible are switched from $V_{OL}$ to $V_{OH}$ . $V_{OLP}$ and $V_{OLV}$ are then measured from the nominal $V_{OL}$ level to the largest positive and negative peaks, respectively (see figure 4). This is then repeated with the same outputs not under test switching from $\mathbf{V}_{OH}$ to $\mathbf{V}_{OL}$ . - 13/ Tests shall be performed in sequence, attributes data only. Functional tests shall include the truth table and other logic patterns used for fault detection. The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 2 herein. Functional tests shall be performed in sequence as approved by the qualifying activity on qualified devices. For outputs, L < 1.5 V, H $\geq$ 1.5 V. - 14/ AC limits at $V_{CC}$ = 5.5 V are equal to the limits at $V_{CC}$ = 4.5 V and guaranteed by testing at $V_{CC}$ = 4.5 V. Minimum propagation delay time limits for $V_{CC}$ = 4.5 V and 5.5 V are guaranteed, if not tested, to the limits specified in table I, herein. For propagation delay tests, all paths must be tested. | SIZE<br><b>A</b> | | 5962-96827 | |------------------|----------------|-------------| | | REVISION LEVEL | SHEET<br>10 | | 查询"5962-9682 | 7 <b>0f039</b> At/辨应 | 商 | | All | | | |--------------|----------------------|--------------------|-----------------------------|--------------------|--------------------|--------------------| | | Case outlines | L | 3 | Case outlines | L | 3 | | | Terminal<br>number | Terminal<br>symbol | Terminal<br>s <b>ymbo</b> l | Terminal<br>number | Terminal<br>symbol | Terminal<br>symbol | | | 1 | ŌEY | NC | 15 | Y <sub>7</sub> | NC | | | 2 | DCLK | OEY | 16 | Y <sub>6</sub> | PCLK | | | 3 | D <sub>O</sub> | DCLK | 17 | Y <sub>5</sub> | SDO | | | 4 | ٥1 | ٥٥ | 18 | Y <sub>4</sub> | Y <sub>7</sub> | | | 5 | D <sub>2</sub> | D <sub>1</sub> | 19 | Y <sub>3</sub> | Y <sub>6</sub> | | | 6 | 03 | D <sub>2</sub> | 20 | Y <sub>2</sub> | Y <sub>5</sub> | | | 7 | 04 | D <sub>3</sub> | 21 | Y <sub>1</sub> | Y4 | | | 8 | 05 | NC | 22 | Yo | NC | | | 9 | D <sub>6</sub> | D <sub>4</sub> | 23 | MODE | Y3 | | | 10 | D <sub>7</sub> | D <sub>5</sub> | 24 | V <sub>CC</sub> | Y <sub>2</sub> | | | 11 | 1 DZ | D <sub>6</sub> | 25 | | Υ1 | | | 12 | GND | D <sub>7</sub> | 26 | | Yo | | | 13 | PCLK | SDI | 27 | | MODE | | | 14 | SDO | GND | 28 | | V <sub>CC</sub> | NC = No connection. | Terminal descriptions | | | | | |-----------------------------|-----------------------------------------------------------------------------------------------------|--|--|--| | Terminal symbol | Description | | | | | D <sub>n</sub> (n = 0 to 7) | Parallel data inputs to the pipeline register or parallel data outputs from the shadow register | | | | | DCLK | Diagnostics clock input for loading shadow register | | | | | PCLK | Pipeline register clock input loads D-port or shadow<br>register contents on low-to-high transition | | | | | MODE | Control input for pipeline register multiplexer and shadow register control | | | | | OEY | Output enable control input for Y-port (active low) | | | | | 102 | Serial data input to shadow register | | | | | SDO | Serial data output from shadow register | | | | | Y <sub>n</sub> (n = 0 to 7) | Data outputs from the pipeline register or parallel inputs to the shadow register | | | | FIGURE 1. <u>Jerminal connections</u>. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-96827 | |------------------------------------------------------------------------------------|------------------|--------------|------------| | | | REVISION! EL | SHEET 11 | | <b>→</b> | Inputs<br>好知"5062_0692704〇2人"/## f | | | | Outputs | | | Operation | | |----------|------------------------------------|-----|------|------|-----------------|---------------------------------------------------|---------------------------------|----------------------------------------------------------------------|--| | _ | MODE | SDI | DCLK | PCLK | SDO | Shadow<br>register | Pipeline<br>register | | | | | L | X | † | x | \$ <sub>7</sub> | $s_0 \leftarrow s_{n-1}$ $s_0 \leftarrow s_{n-1}$ | NA | Serial shift; D <sub>7</sub> -D <sub>0</sub> outputs disabled | | | | L | x | x | † | s <sub>7</sub> | NA | P <sub>n</sub> ← D <sub>n</sub> | Load pipeline register from data inputs | | | | Н | L | Ť | х | L | s <sub>n</sub> ← Y <sub>n</sub> | NA | Load shadow register from Y <sub>n</sub> outputs | | | | Н | Н | Ť | X | Н | Hold | NA | Hold shadow register; D <sub>7</sub> -D <sub>0</sub> outputs enabled | | | | Н | х | х | 1 | SDI | NA | $P_n \leftarrow S_n$ | Load pipeline register from shadow register | | H = High voltage level L = Low voltage level X = Irrelevant 1 = Low-to-high clock transition $S_n$ (n = 7 to 0) = Shadow register outputs $P_n$ (n = 7 to 0) = Pipeline register outputs NA = Not applicable; output is not a function of the specified input combinations FIGURE 2. <u>Truth table</u>. FIGURE 3. Logic diagram. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96827 | |------------------------------------------------------|------------------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>12 | ## NOTES: includes a 47 pF chip capacitor (-0 percent, +20 percent) and at least 3 pF of equivalent capacitance from the test jig and probe. DUTPUT n 2. $R_1$ = 450 $\Omega$ ±1 percent, chip resistor in series with a 50 $\Omega$ termination. For monitored outputs, the 50 $\Omega$ termination shall be the 50 $\Omega$ characteristic impedance of the coaxial connector to the oscilloscope. 3. Input signal to the device under test: - a. $V_{\rm IN}$ = 0.0 V to 3.0 V; duty cycle = 50 percent; $f_{\rm IN}$ ≥ 1 MHz. b. $t_{\rm I}$ , $t_{\rm f}$ = 3 ns ±1.0 ns. For input signal generators incapable of maintaining these values of $t_{\rm p}$ and $t_{\rm f}$ , the 3.0 ns limit may be increased up to 10 ns, as needed, maintaining the ±1.0 ns tolerance and guaranteeing the results at 3.0 ns ±1.0 ns; skew between any two switching inputs signals ( $t_{\rm sk}$ ): $\leq$ 250 ps. FIGURE 4. Ground bounce load circuit and waveforms. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-96827 | |------------------------------------------------------------------------------------|------------------|----------------|-------------| | | | REVISION LEVEL | SHEET<br>13 | FIGURE 5. Switching waveforms and test circuit. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-96827 | |------------------------------------------------------------------------------------|------------------|----------------|-----------------| | | | REVISION LEVEL | SHEET <b>14</b> | ## NOTES: - When measuring t<sub>PLZ</sub> and t<sub>PZL</sub>: V<sub>TEST</sub> = 7.0 V. When measuring t<sub>PHZ</sub>, t<sub>PZH</sub>, t<sub>PLH</sub>, and t<sub>PHL</sub>: V<sub>TEST</sub> = open. The t<sub>PZL</sub> and t<sub>PLZ</sub> reference waveform is for the output under test with internal conditions such that the output is at V<sub>OL</sub> except when disabled by the output enable control. The t<sub>PZH</sub> and t<sub>PHZ</sub> reference waveform is for the output under test with internal conditions such that the output is at V<sub>OH</sub> except when disabled by the output enable control. - 4. $C_L$ = 50 pF minimum or equivalent (includes test jig and probe capacitance). 5. $R_L$ = 500 $\Omega$ or equivalent. 6. $R_T$ = 50 $\Omega$ or equivalent. - 7. Input signal from pulse generator: V<sub>IN</sub> = 0.0 V to 3.0 V; PRR < 10 MHz; t < 2.5 ns; t < 2.5 ns; t and t shall be measured from 0.3 V to 2.7 V and from 2.7 V to 0.3 V, respectively; duty cycle = 50 percent. - 8. Timing parameters shall be tested at a minimum input frequency of 1 MHz. - 9. The outputs are measured one at a time with one transition per measurement. FIGURE 5. Switching waveforms and test circuit - Continued. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-96827 | |------------------------------------------------------------------------------------|------------------|----------------|-------------| | | | REVISION LEVEL | SHEET<br>15 | 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-PRF-38535 permits alternate in-line control testing. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-SID-883 and herein for groups A, B, C, D, and E inspections (see 4-4-1 through 4.4.4). ## 4.4.1 Group A inspection. - a. Tests shall be as specified in table II herein. - b. C<sub>IN</sub> and C<sub>OUT</sub> shall be measured only for initial qualification and after process or design changes which may affect capacitance. C<sub>IN</sub> and C<sub>OUT</sub> shall be measured between the designated terminal and GND at a frequency of 1 MHz. For C<sub>IN</sub> and C<sub>OUT</sub>, test all applicable pins on five devices with zero failures. For $C_{\rm IN}$ and $C_{\rm OUT}$ , a device manufacturer may qualify devices by functional groups. A specific functional group shall be composed of function types, that by design, will yield the same capacitance values when tested in accordance with table I herein. The device manufacturer shall set a functional group limit for the $C_{\rm IN}$ and $C_{\rm OUT}$ tests. The device manufacturer may then test one device function from a functional group to the limits and conditions specified herein. All other device functions in that particular functional group shall be guaranteed, if not tested, to the limits and conditions specified in table I herein. The device manufacturer shall submit to DESC-EC the device functions listed in each functional group and the test results for each device tested. - c. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table in figure 2 herein. The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 2 herein. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device; these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein). - d. Ground and V<sub>CC</sub> bounce tests are required for all device classes. These tests shall be performed only for initial qualification, after process or design changes which may affect the performance of the device, and any changes to the test fixture. V<sub>CLP</sub>, V<sub>CLP</sub>, V<sub>OHP</sub>, and V<sub>OHY</sub> shall be measured for the worst case outputs of the device. All other outputs shall be guaranteed, if not tested, to the limits established for the worst case outputs. The worst case outputs tested are to be determined by the manufacturer. Test 5 devices assembled in the worst case package type supplied to this document. All other package types shall be guaranteed, if not tested, to the limits established for the worst case package. The package type to be tested shall be determined by the manufacturer. The device manufacturer will submit to DESC-EC data that shall include all measured peak values for each device tested and detailed oscilloscope plots for each V<sub>OLP</sub>, V<sub>OLP</sub>, V<sub>OLP</sub>, and V<sub>OHY</sub> from one sample part per function. The plot shall contain the waveforms of both a switching output and the output under test. Each device manufacturer shall test product on the fixtures they currently use. When a new fixture is used, the device manufacturer shall inform DESC-EC of this change and test the 5 devices on both the new and old test fixtures. The device manufacturer shall then submit to DESC-EC data from testing on both fixtures that shall include all measured peak values for each device tested and detailed oscilloscope plots for each $V_{\rm OLP}$ , $V_{\rm OLP}$ , and $V_{\rm OHP}$ , from one sample part per function. The plot shall contain the waveforms of both a switching output and the output under test. For V<sub>OLP</sub>, V<sub>OLV</sub>, V<sub>OHP</sub>, and V<sub>OHV</sub>, a device manufacturer may qualify devices by functional groups. A specific functional group shall be composed of function types, that by design, will yield the same test values when tested in accordance with table I herein. The device manufacturer shall set a functional group limit for the V<sub>OLP</sub>, V<sub>OHP</sub>, and V<sub>OHV</sub> tests. The device manufacturer may then test one device function from a functional group to the limits and conditions specified herein. All other device functions in that particular functional group shall be guaranteed, if not tested, to the limits and conditions specified in table I herein. The device manufacturer shall submit to DESC-EC the device functions listed in each functional group and the test results, along with the oscilloscope plots, for each device tested. 4.4.2 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table 11 herein. | SIZE<br><b>A</b> | | 5962-96827 | |------------------|----------------|-------------| | | REVISION LEVEL | SHEET<br>16 | ## TABLE II. Electrical test requirements. | 查询"5962-9682701Q3A"供应商 | Subgroups<br>(in accordance with<br>MIL-STD-883, method<br>5005, table I) | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table III) | | |---------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------| | | Device<br>class M | Device<br>class Q | Device<br>class V | | Interim electrical parameters (see 4.2) | ••• | 1 | 1 | | Final electrical parameters (see 4.2) | 1, 2, 3, 4, 5, 6,<br>7, 8, 9, 10, 11<br>1/ | 1, 2, 3, 4, 5, 6,<br>7, 8, 9, 10, 11<br>1/ | 1, 2, 3, 4, 5, 6,<br>7, 8, 9, 10, 11<br>2/ | | Group A test requirements (see 4.4) | 1, 2, 3, 4, 5, 6,<br>7, 8, 9, 10, 11 | 1, 2, 3, 4, 5, 6,<br>7, 8, 9, 10, 11 | 1, 2, 3, 4, 5, 6,<br>7, 8, 9, 10, 11 | | Group C end-point electrical parameters (see 4.4) | 1, 2, 3, 4, 5, 6 | 1, 2, 3, 4, 5, 6 | 1, 2, 3, 4, 5, 6<br>7, 8, 9, 10, 11 | | Group D end-point electrical parameters (see 4.4) | 1, 2, 3 | 1, 2, 3 | 1, 2, 3 | | Group E end-point electrical parameters (see 4.4) | 1, 4, 7, 9 | 1, 4, 7, 9 | 1, 4, 7, 9 | - 1/ PDA applies to subgroups 1 and 4 (i.e., $I_{\text{CCT}}$ only). - 2/ PDA applies to subgroups 1, 4, and 7. - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005. - b. $T_A = +125^{\circ}C$ , minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.4.2.2 <u>Additional criteria for device classes Q and V</u>. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883. - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table II herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). - a. End-point electrical parameters shall be as specified in table II herein. - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table II herein. - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied. | STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-96827 | |---------------------------------------------------------------------------------------------|------------------|----------------|-----------------| | | | REVISION LEVEL | SHEET <b>17</b> | - 4.5 Methods of inspection. Methods of inspection shall be specified as follows: - 4.5.1 Voltage and current. "Unless otherwise specified, all voltages given are referenced to the microcircuit GND terminal." OCUPTENTS given are convent and positive when flowing into the referenced terminal. #### PACKAGING 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. ## 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.1.2 <u>Substitutability</u>. Device class Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD form 1692, Engineering Change Proposal. - 6.3 <u>Record of users</u>. Military and industrial users should inform Defense Electronics Supply Center when a system application requires configuration control and which SMD's are applicable to that system. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DESC-EC, telephone (513) 296-6047. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DESC-EC, Dayton, Ohio 45444-5270, or telephone (513) 296-5377. - 6.5 <u>Abbreviations. symbols. and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331. - 6.6 Sources of supply. - 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DESC-EC and have agreed to this drawing. - 6.6.2 <u>Approved sources of supply for device class M</u>. Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DESC-EC. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-96827 | |------------------------------------------------------------------------------------|------------------|----------------|-------------| | | | REVISION LEVEL | SHEET<br>18 |