## 询"SMI44C256"供应商

- Organization . . . 262144 Words × 4 Bits
- Single 5-V Supply (10% Tolerance)
- Processed to MIL-STD-833, Class B
- Performance Ranges:

|              | ACCESS              | ACCESS            | ACCESS             | READ   |
|--------------|---------------------|-------------------|--------------------|--------|
|              | TIME                | TIME              | TIME               | OR     |
|              | <sup>t</sup> a(R)   | <sup>t</sup> a(C) | <sup>t</sup> a(CA) | WRITE  |
|              | (t <sub>RAC</sub> ) | (tCAC)            | (tCAA)             | CYCLE  |
|              | (MAX)               | (MAX)             | (MAX)              | (MIN)  |
| SMJ44C256-80 | 80 ns               | 20 ns             | 40 ns              | 150 ns |
| SMJ44C256-10 | 100 ns              | 25 ns             | 45 ns              | 190 ns |
| SMJ44C256-12 | 120 ns              | 30 ns             | 55 ns              | 220 ns |
| SMJ44C256-15 | 150 ns              | 40 ns             | 70 ns              | 260 ns |

- **Enhanced Page-Mode Operation With** CAS-Before-RAS (CBR) Refresh
- Long Refresh Period 512-Cycle Refresh in 8 ms (Max)
- All Inputs and Clocks are TTL Compatible





- 3-State Unlatched Output
- Low Power Dissipation
- Packaging Offered:
  - 20-Pin 300-Mil Ceramic DIP (JD Suffix)
  - 20-Lead Ceramic Surface-Mount Package (HJ Suffix)
  - 20-Pin Ceramic Flat Pack (HK Suffix)
  - 20-Terminal Leadless Ceramic Surface-Mount Package (FQ Suffix)
  - 20-Terminal Low-Profile Leadless **Ceramic Surface-Mount Package** (HL Suffix)
  - 20-Pin Ceramic Zig Zag In-Line Package (SV Suffix)
- Operating Free-Air Temperature Range – 55°C to 125°C

| PIN                                                     | NOMENCLATURE                                                                                                                                     |
|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| A0-A8<br>CAS<br>DQ1-DQ4<br>G<br>RAS<br>TF<br>VCC<br>VSS | Address Inputs<br>Column Address Strobe<br>Data In/Data Out<br>Data Output Enable<br>Row Address Strobe<br>Test Function<br>5-V Supply<br>Ground |
| W SS                                                    | Write Enable                                                                                                                                     |





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1995, Texas Instruments Incorporated

# SMJ44C256 262144 BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SGM 2029 101 101 1020 (1995)

## description

The SMJ44C256 series is a set of high-speed, 1048576-bit dynamic random access memories (DRAMs), organized as 262 144 words of four bits each. These devices employ technology for high performance, reliability, and low power.

These devices feature maximum RAS access times of 80 ns, 100 ns,120 ns, and 150 ns. Maximum power dissipation is as low as 305 mW operating and 16.5 mW standby on 150-ns devices.

 $I_{CC}$  peaks are 140 mA typical, and an input voltage undershoot of -1 V can be tolerated, minimizing system noise considerations.

All inputs and outputs, including clocks, are compatible with Series 54/174 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility.

The SMJ44C256 is offered in 20-pin ceramic dual-in-line packages (JD suffix) and 20/26-terminal ceramic leadless carriers (FQ/HL suffixes), 20/26-pin leaded carrier (HJ suffix), a 20-pin flatpack (HK suffix), and a 20-pin ceramic zig-zag in-line package (SV suffix). They are specified for operation from –55°C to125°C.

## logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the JD package.



### 查询"SMJ44C256"供应商

# functional block diagram



#### operation

#### enhanced page mode

Page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row-address setup and hold and address multiplex is eliminated. The maximum number of columns that can be accessed is determined by the maximum RAS low time and the CAS page cycle time used. With minimum CAS page cycle time, all 512 columns specified by column addresses A0 through A8 can be accessed without intervening RAS cycles.

Unlike conventional page mode DRAMs, the column-address buffers in this device are activated on the falling edge of RAS. The buffers act as transparent or flow-through latches while CAS is high. The column address latches to the first CAS falling edge. This feature allows the SMJ44C256 to operate at a wider data bandwidth than conventional page mode parts, since data retrieval begins as soon as column address is valid rather than when CAS goes low. This performance improvement is referred to as enhanced page mode. Valid column address can be presented immediately after  $t_{h(RA)}$  (row address hold time) has been satisfied, usually well in advance of the falling edge of CAS. In this case, data is obtained after  $t_{a(C)}$  maximum (access time from CAS low), if  $t_{a(CA)}$  maximum (access time from column address) has been satisfied. In the event that column addresses for the next page cycle are valid at the time CAS goes high, access time for the next cycle is determined by the later occurrence of  $t_{a(CP)}$  (access time from rising edge of CAS).



# SMJ44C256 262144 BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SGM 2007 HTML 1287C 75 FK/SHIP (MP) 1995

### address (A0 through A8)

Eighteen address bits are required to decode 1 of 262144 storage cell locations. Nine row-address bits are set up on pins A0 through A8 and latched onto the chip by  $\overline{RAS}$ . Nine column-address bits are set up on pins A0 through A8 and latched onto the chip by  $\overline{CAS}$ . All addresses must be stable on or before the falling edges of  $\overline{RAS}$  and  $\overline{CAS}$ .  $\overline{RAS}$  is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. In the SMJ44C256,  $\overline{CAS}$  is used as a chip select, activating the output buffer as well as latching the address bits into the column-address buffers.

### write enable $(\overline{W})$

The read or write mode is selected through  $\overline{W}$ . A logic high on the  $\overline{W}$  input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from the standard TTL circuits without a pullup resistor. The data input is disabled when the read mode is selected. When  $\overline{W}$  goes low prior to  $\overline{CAS}$  (early-write), data out remains in the high-impedance state for the entire cycle, permitting a write operation with  $\overline{G}$  grounded.

### data in (DQ1–DQ4)

Data is written during a write or read-modify-write cycle. Depending on the mode of operation, the falling edge of  $\overline{CAS}$  or  $\overline{W}$  strobes data into the on-chip data latch. In an early-write cycle,  $\overline{W}$  is brought low prior to  $\overline{CAS}$  and the data is strobed in by  $\overline{CAS}$  with setup and hold times referenced to this signal. In a delayed-write or read-modify-write cycle,  $\overline{CAS}$  is already low, the data is strobed in by  $\overline{W}$  with setup and hold times referenced to this signal. In a delayed-write or this signal. In a delayed-write or read-modify-write cycle,  $\overline{G}$  must be high to bring the output buffers to the high-impedance state prior to applying data to the I/O lines.

### data out (DQ1-DQ4)

The 3-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 54 TTL loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until  $\overline{CAS}$  and  $\overline{G}$  are brought low. In a read cycle the output becomes valid after the access time interval  $t_{a(C)}$  that begins with the negative transition of  $\overline{CAS}$  as long as  $t_{a(R)}$  and  $t_{a(CA)}$  are satisfied. The output becomes valid after the access time has elapsed and remains valid while  $\overline{CAS}$  and  $\overline{G}$  are low.  $\overline{CAS}$  or  $\overline{G}$  going high returns it to a high-impedance state. This is accomplished by bringing  $\overline{G}$  high prior to applying data, thus satisfying  $t_{d(GHD)}$ .

### output enable $(\overline{G})$

 $\overline{G}$  controls the impedance of the output buffers. When  $\overline{G}$  is high, the buffers remain in the high-impedance state. Bringing  $\overline{G}$  low during a normal cycle activates the output buffers, putting them in the low-impedance state. It is necessary for both  $\overline{G}$  and  $\overline{CAS}$  to be brought low for the output buffers, to go into the low-impedance state. Once in the low-impedance state, they remain in the low-impedance state until either  $\overline{G}$  or  $\overline{CAS}$  is brought high.

#### refresh

A refresh operation must be performed at least once every 8 ms to retain data. This can be achieved by strobing each of the 512 rows (A0–A8). A normal read or write cycle refreshes all bits in each row that is selected. A RAS-only operation can be used by holding CAS at the high (inactive) level, conserving power as the output buffer remains in the high-impedance state. Externally generated addresses must be used for a RAS-only refresh. Hidden refresh can be performed while maintaining valid data at the output pin. This is accomplished by holding CAS at V<sub>IL</sub> after a read operation and cycling RAS after a specified precharge period, similar to a RAS-only refresh cycle.

### **CBR refresh**

CBR refresh is utilized by bringing  $\overline{CAS}$  low earlier than  $\overline{RAS}$  [see parameter  $t_{d(CLRL)R}$ ] and holding it low after  $\overline{RAS}$  falls [see parameter  $t_{d(RLCH)R}$ ]. For successive CBR refresh cycles,  $\overline{CAS}$  can remain low while cycling RAS. The external address is ignored and the refresh address is generated internally. The external address is also ignored during the hidden refresh option.



### 查询"SM.I44C256"供应商

### power up

To achieve proper device operation, an initial pause of 200  $\mu$ s followed by a minimum of eight initialization (refresh) cycles is required after power-up to the full V<sub>CC</sub> level.

### test function pin

During normal device operation the TF pin must either be disconnected or biased at a voltage less than or equal to  $V_{CC}$ .

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                |                       |
|------------------------------------------------------|-----------------------|
| Voltage range on any pin (see Note 1)                | $\ldots$ – 1 V to 7 V |
| Short-circuit output current                         |                       |
| Continuous total power dissipation                   | 1 W                   |
| Operating free-air temperature range, T <sub>A</sub> | – 55°C to 125°C       |
| Storage temperature range, T <sub>stg</sub>          | – 65°C to 150°C       |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltage values are with respect to VSS.

### recommended operating conditions

|     |                                      | MIN  | NOM | MAX | UNIT |
|-----|--------------------------------------|------|-----|-----|------|
| VCC | Supply voltage                       | 4.5  | 5   | 5.5 | V    |
| VSS | Supply voltage                       |      | 0   |     | V    |
| VIH | High-level input voltage             | 2.4  |     | 6.5 | V    |
| VIL | Low-level input voltage (see Note 2) | - 1  |     | 0.8 | V    |
| TA  | Operating free-air temperature       | - 55 |     |     | °C   |
| ТС  | Case temperature                     |      |     | 125 | °C   |

NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used for logic-voltage levels only.



# SMJ44C256 262144 BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SGM型字術小 MAL Mage: 95K/Sftm 成功時1995

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| ,                | PARAMETER                                           | TEST CONDITIONS                                                                                                                                                                                    | '44C2 | 56-80 | '44C2 | 56-10 | '44C2 | 56-12 | '44C2 | 56-15 | UNIT |
|------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| 1                | PARAMETER                                           | TEST CONDITIONS                                                                                                                                                                                    | MIN   | MAX   | MIN   | MAX   | MIN   | MAX   | MIN   | MAX   | UNIT |
| Vон              | High-level output voltage                           | I <sub>OH</sub> = - 5 mA                                                                                                                                                                           | 2.4   |       | 2.4   |       | 2.4   |       | 2.4   |       | V    |
| VOL              | Low-level output voltage                            | I <sub>OL</sub> = 4.2 mA                                                                                                                                                                           |       | 0.4   |       | 0.4   |       | 0.4   |       | 0.4   | V    |
| ų                | Input current<br>(leakage)                          | $\label{eq:VCC} \begin{array}{ll} V_{CC} = 5 \ \text{V}, & \text{VI} = 0 \ \text{V} \ \text{to} \ 6.5 \ \text{V}, \\ \mbox{All other pins} = 0 \ \text{V} \ \text{to} \ \text{V}_{CC} \end{array}$ |       | ± 10  |       | ± 10  |       | ± 10  |       | ± 10  | μΑ   |
| IO               | Output current<br>(leakage)                         | $\frac{V_{CC}}{CAS} = 5.5 \text{ V},  V_{O} = 0 \text{ to } V_{CC},$                                                                                                                               |       | ± 10  |       | ± 10  |       | ± 10  |       | ± 10  | μΑ   |
| ICC1             | Read- or<br>write-cycle<br>current                  | $V_{CC} = 5.5 V,$<br>$t_{c(rdW)} = minimum$                                                                                                                                                        |       | 80    |       | 70    |       | 60    |       | 55    | mA   |
| I <sub>CC2</sub> | Standby current                                     | After 1 memory cycle,<br>RAS and CAS high,<br>VIH = 2.4 V                                                                                                                                          |       | 3     |       | 3     |       | 3     |       | 3     | mA   |
| ICC3             | Average refresh<br>current<br>(RAS only, or<br>CBR) | $V_{CC} = 5.5 \text{ V},$ $\frac{t_{C}(rdW)}{RAS} = \text{minimum},$ $\frac{RAS}{CAS} \text{ high (RAS only)},$ $\overline{RAS} \text{ low after CAS low (CBR)}$                                   |       | 75    |       | 65    |       | 55    |       | 50    | mA   |
| I <sub>CC4</sub> | Average page current                                | $\frac{V_{CC}}{RAS} = 5.5 \text{ V},  \frac{t_{C(P)}}{CAS} = \text{minimum}, \\ CAS \text{ cycling}$                                                                                               |       | 50    |       | 45    |       | 35    |       | 30    | mA   |

# capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 3)

| PARAMETER          |                                       | HL/JI | HL/JD/FQ |     | HJ  |     | ۲   | sv  |     | UNIT |
|--------------------|---------------------------------------|-------|----------|-----|-----|-----|-----|-----|-----|------|
|                    | FARAMETER                             |       | MAX      | MIN | MAX | MIN | MAX | MIN | MAX | UNIT |
| C <sub>i(A)</sub>  | Input capacitance, address inputs     |       | 6        |     | 7   |     | 8   |     | 9   | pF   |
| C <sub>i(RC)</sub> | Input capacitance, strobe inputs      |       | 7        |     | 7   |     | 8   |     | 8   | pF   |
| C <sub>i(W)</sub>  | Input capacitance, write-enable input |       | 7        |     | 7   |     | 7   |     | 7   | pF   |
| CO                 | Output capacitance                    |       | 7        |     | 9   |     | 10  |     | 8   | pF   |

NOTE 3: Capacitance is sampled only at initial design and after any major change. Samples are tested at 0 V and 25°C with a 1-MHz signal applied to the pin under test. All other pins are open.



# 查询"SMJ44C256"供应商

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature (see Figure 1)

|                      | PARAMETER                                                  |                   | '44C2 | 56-80 | '44C256-10 |     | '44C256-12 |     | '44C256-15 |     | UNIT |
|----------------------|------------------------------------------------------------|-------------------|-------|-------|------------|-----|------------|-----|------------|-----|------|
|                      |                                                            |                   | MIN   | MAX   | MIN        | MAX | MIN        | MAX | MIN        | MAX | UNIT |
| <sup>t</sup> a(C)    | Access time from CAS low                                   | <sup>t</sup> CAC  |       | 20    |            | 25  |            | 30  |            | 40  | ns   |
| <sup>t</sup> a(CA)   | Access time from column-address                            | t <sub>AA</sub>   |       | 40    |            | 45  |            | 55  |            | 70  | ns   |
| <sup>t</sup> a(RL)   | Access time from RAS low                                   | <sup>t</sup> RAC  |       | 80    |            | 100 |            | 120 |            | 150 | ns   |
| <sup>t</sup> a(G)    | Access time from $\overline{G}$ low                        | tGAC              |       | 20    |            | 25  |            | 30  |            | 40  | ns   |
| <sup>t</sup> a(CP)   | Access time from CAS high column precharge                 | <sup>t</sup> CPA  |       | 40    |            | 50  |            | 60  |            | 75  | ns   |
| <sup>t</sup> dis(CH) | Output disable time after CAS high (see Note 4)            | <sup>t</sup> OFF  |       | 20    |            | 25  |            | 30  |            | 35  | ns   |
| <sup>t</sup> dis(G)  | Output disable time after $\overline{G}$ high (see Note 4) | <sup>t</sup> GOFF |       | 20    |            | 25  |            | 30  |            | 35  | ns   |

NOTE 4: tdis(CH) and tdis(G) are specified when the output is no longer driven. The outputs are disabled by bringing either G or CAS high.

# timing requirements over recommended ranges of supply voltage and operating free-air temperature (see Note 5)

|                     |                                                         | ALT.              | '44C | 256-80  | '44C256-10 |         | '44C | 256-12  | '44C |         |      |
|---------------------|---------------------------------------------------------|-------------------|------|---------|------------|---------|------|---------|------|---------|------|
|                     | PARAMETER                                               | SYMBOL            | MIN  | MAX     | MIN        | MAX     | MIN  | MAX     | MIN  | MAX     | UNIT |
| <sup>t</sup> c(rd)  | Cycle time, read (see Note 6)                           | <sup>t</sup> RC   | 150  |         | 190        |         | 220  |         | 260  |         | ns   |
| <sup>t</sup> c(W)   | Cycle time, write                                       | tWC               | 150  |         | 190        |         | 220  | -       | 260  |         | ns   |
| <sup>t</sup> c(rdW) | Cycle time,read-write/read-<br>modify-write             | <sup>t</sup> RWC  | 225  |         | 270        |         | 305  |         | 355  |         | ns   |
| <sup>t</sup> c(P)   | Cycle time, page-mode read<br>or write (see Note 7)     | tPC               | 50   |         | 55         |         | 65   |         | 80   |         | ns   |
| <sup>t</sup> c(PM)  | Cycle time, page-mode read-<br>modify-write             | <sup>t</sup> PRWC | 115  |         | 135        |         | 150  |         | 175  |         | ns   |
| <sup>t</sup> w(CH)  | Pulse duration, CAS high                                | tCP               | 10   |         | 10         |         | 15   |         | 25   |         | ns   |
| <sup>t</sup> w(CL)  | Pulse duration, CAS low (see Note 8)                    | <sup>t</sup> CAS  | 20   | 10 000  | 25         | 10 000  | 30   | 10 000  | 40   | 10 000  | ns   |
| <sup>t</sup> w(RH)  | Pulse duration, RAS high (precharge)                    | <sup>t</sup> RP   | 60   |         | 80         |         | 90   |         | 100  |         | ns   |
| <sup>t</sup> w(RL)  | Pulse duration,<br>nonpage mode RAS low<br>(see Note 9) | <sup>t</sup> RAS  | 80   | 10 000  | 100        | 10 000  | 120  | 10 000  | 150  | 10 000  | ns   |
| <sup>t</sup> w(RL)P | Pulse duration,<br>page mode RAS low<br>(see Note 9)    | <sup>t</sup> RASP | 80   | 100 000 | 100        | 100 000 | 120  | 100 000 | 150  | 100 000 | ns   |
| tw(WL)              | Pulse duration, write low                               | tWP               | 15   |         | 15         |         | 20   |         | 25   |         | ns   |
| <sup>t</sup> su(CA) | Setup time, column address before CAS low               | <sup>t</sup> ASC  | 5    |         | 5          |         | 5    |         | 5    |         | ns   |

NOTES: 5. Timing measurements in this table are referenced to  $V_{IL}$  max and  $V_{IH}$  min.

6. All cycle times assume  $t_t = 5$  ns.

7. To assure  $t_{C(P)}$  min,  $t_{SU(CA)}$  should be  $\ge t_{W(CH)}$ .

In a read-modify-write cycle, t<sub>d</sub>(CLWL) and t<sub>su</sub>(WCH) must be observed. Depending on the user's transition times, this can require additional CAS low time [t<sub>w</sub>(CL)].

In a read-modify-write cycle, t<sub>d</sub>(RLWL) and t<sub>su</sub>(WRH) must be observed. Depending on the user's transition times, this can require additional RAS low time [t<sub>w</sub>(RL)].



# SMJ44C256 262144 BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SGM 2007 (March 1995)

# timing requirements over recommended ranges of supply voltage and operating temperature (continued) (see Note 5)

|                      | DADAMETED                                                                |                  | '44C2 | 56-80 | '44C2 | 56-10 | '44C2 | 56-12 | '44C256-15 |     | LINUT |
|----------------------|--------------------------------------------------------------------------|------------------|-------|-------|-------|-------|-------|-------|------------|-----|-------|
|                      | PARAMETER                                                                | SYMBOL           | MIN   | MAX   | MIN   | MAX   | MIN   | MAX   | MIN        | MAX | UNIT  |
| <sup>t</sup> su(RA)  | Setup time, row address before RAS low                                   | <sup>t</sup> ASR | 0     |       | 0     |       | 0     |       | 0          |     | ns    |
| <sup>t</sup> su(D)   | Setup time, data before<br>W low (see Note 10)                           | <sup>t</sup> DS  | 0     |       | 0     |       | 0     |       | 0          |     | ns    |
| <sup>t</sup> su(rd)  | Setup time, $\overline{W}$ high before $\overline{CAS}$ low              | <sup>t</sup> RCS | 0     |       | 0     |       | 0     |       | 0          |     | ns    |
| <sup>t</sup> su(WCL) | Setup time, $\overline{W}$ low before $\overline{CAS}$ low (see Note 11) | tWCS             | 0     |       | 0     |       | 0     |       | 0          |     | ns    |
| <sup>t</sup> su(WCH) | Setup time, $\overline{W}$ low before $\overline{CAS}$ high              | <sup>t</sup> CWL | 20    |       | 25    |       | 30    |       | 40         |     | ns    |
| <sup>t</sup> su(WRH) | Setup time, $\overline{W}$ low before $\overline{RAS}$ high              | <sup>t</sup> RWL | 20    |       | 25    |       | 30    |       | 40         |     | ns    |
| <sup>t</sup> h(CA)   | Hold time, column address after $\overline{CAS}$ low (see Note 10)       | <sup>t</sup> CAH | 15    |       | 20    |       | 20    |       | 25         |     | ns    |
| <sup>t</sup> h(RA)   | Hold time, row address after RAS low                                     | <sup>t</sup> RAH | 15    |       | 15    |       | 15    |       | 15         |     | ns    |
| <sup>t</sup> h(RLCA) | Hold time, column address after $\overline{RAS}$ low (see Note 12)       | <sup>t</sup> AR  | 60    |       | 70    |       | 80    |       | 100        |     | ns    |
| <sup>t</sup> h(D)    | Hold time, data after CAS low (see Note 10)                              | <sup>t</sup> DH  | 15    |       | 20    |       | 25    |       | 30         |     | ns    |
| <sup>t</sup> h(RLD)  | Hold time, data after RAS low (see Note 12)                              | <sup>t</sup> DHR | 60    |       | 70    |       | 85    |       | 110        |     | ns    |
| <sup>t</sup> h(WLGL) | Hold time, $\overline{G}$ high after $\overline{W}$ low                  | <sup>t</sup> GH  | 20    |       | 25    |       | 30    |       | 40         |     | ns    |
| <sup>t</sup> h(CHrd) | Hold time, $\overline{W}$ high after $\overline{CAS}$ high (see Note 13) | <sup>t</sup> RCH | 0     |       | 0     |       | 0     |       | 0          |     | ns    |
| <sup>t</sup> h(RHrd) | Hold time, $\overline{W}$ high after $\overline{RAS}$ high (see Note 13) | <sup>t</sup> RRH | 10    |       | 10    |       | 10    |       | 10         |     | ns    |
| <sup>t</sup> h(CLW)  | Hold time, $\overline{W}$ low after $\overline{CAS}$ low (see Note 11)   | <sup>t</sup> WCH | 15    |       | 20    |       | 25    |       | 30         |     | ns    |
| <sup>t</sup> h(RLW)  | Hold time, $\overline{W}$ low after $\overline{RAS}$ low (see Note 12)   | tWCR             | 65    |       | 75    |       | 90    |       | 105        |     | ns    |
| <sup>t</sup> d(RLCH) | Delay time, RAS low to CAS high                                          | <sup>t</sup> CSH | 80    |       | 100   |       | 120   |       | 150        |     | ns    |
| <sup>t</sup> d(CHRL) | Delay time, CAS high to RAS low                                          | <sup>t</sup> CRP | 0     |       | 0     |       | 0     |       | 0          |     | ns    |
| <sup>t</sup> d(CLRH) | Delay time, CAS low to RAS high                                          | <sup>t</sup> RSH | 20    |       | 25    |       | 30    |       | 40         |     | ns    |
| <sup>t</sup> d(CLWL) | Delay time, $\overline{CAS}$ low to $\overline{W}$ low (see Note 14)     | <sup>t</sup> CWD | 60    |       | 70    |       | 80    |       | 90         |     | ns    |
| <sup>t</sup> d(RLCL) | Delay time, RAS low to CAS low (see Note 15)                             | <sup>t</sup> RCD | 30    | 60    | 30    | 75    | 30    | 90    | 30         | 110 | ns    |
| <sup>t</sup> d(RLCA) | Delay time, RAS low to column address (see Note 15)                      | <sup>t</sup> RAD | 20    | 40    | 20    | 55    | 20    | 65    | 25         | 80  | ns    |

NOTES: 5. Timing measurements in this table are referenced to  $V_{IL}$  max and  $V_{IH}$  min.

10. Referenced to the later of  $\overline{CAS}$  or  $\overline{W}$  in write operations.

11. Early-write operation only

12. The minimum value is measured when  $t_{d(RLCL)}$  is set to  $t_{d(RLCL)}$  min as a reference.

13. Either th(RHrd) or th(CHrd) must be satisfied for a read cycle.

14. Read-modify-write operation only

15. Maximum value specified only to assure access time.



# 查询"SM.I44C256"供应商

# timing requirements over recommended ranges of supply voltage and operating temperature (continued) (see Note 5)

|                       | PARAMETER                                                               | ALT.             | '44C2 | 56-80 | '44C25 | 6-10 | '44C25 | 6-12 | '44C256-15 |     | UNIT |
|-----------------------|-------------------------------------------------------------------------|------------------|-------|-------|--------|------|--------|------|------------|-----|------|
|                       | PARAMETER                                                               | SYMBOL           | MIN   | MAX   | MIN    | MAX  | MIN    | MAX  | MIN        | MAX | UNIT |
| <sup>t</sup> d(CARH)  | Delay time, column address to RAS high                                  | <sup>t</sup> RAL | 40    |       | 45     |      | 55     |      | 70         |     | ns   |
| <sup>t</sup> d(CACH)  | Delay time, column address to CAS high                                  | <sup>t</sup> CAL | 40    |       | 45     |      | 55     |      | 70         |     | ns   |
| <sup>t</sup> d(RLWL)  | Delay time, $\overline{RAS}$ low to $\overline{W}$ low (see Note 14)    | <sup>t</sup> RWD | 130   |       | 150    |      | 170    |      | 200        |     | ns   |
| <sup>t</sup> d(CAWL)  | Delay time, column address to $\overline{W}$ low (see Note 14)          | <sup>t</sup> AWD | 80    |       | 95     |      | 105    |      | 120        |     | ns   |
| <sup>t</sup> d(GHD)   | Delay time, $\overline{G}$ high before data at DQ                       | <sup>t</sup> GDD | 20    |       | 25     |      | 30     |      | 40         |     | ns   |
| <sup>t</sup> d(GLRH)  | Delay time, G low to RAS high                                           | <sup>t</sup> GSR | 20    |       | 25     |      | 30     |      | 40         |     | ns   |
| <sup>t</sup> d(RLCH)R | Delay time, $\overline{RAS}$ low to $\overline{CAS}$ high (see Note 16) | <sup>t</sup> CHR | 20    |       | 25     |      | 25     |      | 30         |     | ns   |
| <sup>t</sup> d(CLRL)R | Delay time, CAS low to RAS low<br>(see Note 16)                         | <sup>t</sup> CSR | 10    |       | 10     |      | 10     |      | 15         |     | ns   |
| <sup>t</sup> d(RHCL)R | Delay time, RAS high to CAS low (see Note 16)                           | <sup>t</sup> RPC | 0     |       | 0      |      | 0      |      | 0          |     | ns   |
| <sup>t</sup> rf       | Refresh time interval                                                   | <sup>t</sup> REF |       | 8     |        | 8    |        | 8    |            | 8   | ms   |
| t <sub>t</sub>        | Transition time (see Note 17)                                           | tŢ               |       |       |        |      |        |      |            |     | ns   |

NOTES: 5. Timing measurements in this table are referenced to  $V_{IL}$  max and  $V_{IH}$  min.

14. Read-modify-write operation only

16. CBR refresh only

17. System transition times (rise and fall) are to be a minimum of 3 ns and a maximum of 50 ns.



NOTE A: CL includes probe and fixture capacitance.





# SMJ44C256 262144 BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY





Figure 2. Read-Cycle Timing





Figure 3. Early-Write-Cycle Timing





Figure 4. Write-Cycle Timing





NOTE A: Output can go from the high-impedance state to an invalid-data state prior to the specified access time.

Figure 5. Read-Write-/Read-Modify-Write-Cycle Timing





- NOTES: A. Output can go from the high-impedance state to an invalid-data state prior to the specified access time.
  - B. A write-cycle or read-modify-write cycle can be mixed with the read cycles as long as the write and read-modify-write timing specifications are not violated.
    - C. Access time is ta(CP)- or ta(CA)-dependent.

### Figure 6. Enhanced-Page-Mode Read-Cycle Timing



### 查询"SM.144C256"供应商



# PARAMETER MEASUREMENT INFORMATION

- NOTES: A. A read cycle or a read-modify-write cycle can be intermixed with the write cycles as long as the read and read-modify-write timing specifications are not violated.
  - B. Referenced to  $\overline{CAS}$  or  $\overline{W}$ , whichever occurs last.

## Figure 7. Enhanced-Page-Mode Write-Cycle Timing (see Note A)





- NOTES: A. Output can go from the high-impedance state to an invalid-data state prior to the specified access time.
  - B. A read or write cycle can be intermixed with read-modify-write cycles as long as the read and write timing specifications are not violated.

### Figure 8. Enhanced-Page-Mode Read-Modify-Write-Cycle Timing (see Note B)





# Figure 9. RAS-Only Refresh Timing



# SMJ44C256 262144 BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY

**Refresh Cycle Refresh Cycle** Memory Cycle tw(RH) tw(RH) tw(RL) tw(RL) RAS <sup>t</sup>d(RLCH)R <sup>t</sup>w(CL) CAS tsu(RA) th(RA) tsu(CA) <sup>- t</sup>h(CA) A0-A8  $\diamond$ Row Col Don't Care Þ th(RHrd) ◄ tsu(rd) W Don't Care ta(C) ta(CA) tdis(CH) -┢ ta(R) DQ1-DQ4 Valid Data – <sup>t</sup>a(G) <sup>t</sup>dis(G) G

Figure 10. Hidden-Refresh-Cycle (Enhanced Page Mode) Timing



# SMJ44C256 262144 BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SGMS034C - MAY 1989 - REVISED JUNE 1995

查询"SM.I44C256"供应商



Figure 11. Automatic CBR Refresh-Cycle Timing





#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated