

www.ti.com SLLS914-MARCH 2009

# Gigabit 2 x 2 CROSSPOINT SWITCH

### **FEATURES**

- Up to 2.5-Gbps Operation
- Nonblocking Architecture Allows Each Output to Be Connected to Any Input
- 30 ps of Deterministic Jitter
- Selectable Transmit Preemphasis Per Lane
- Receive Equalization
- Available Packaging: 24-Pin QFN
- Propagation Delay Times: 500 ps Typical
- Inputs Electrically Compatible With CML Signal Levels
- Operates From a Single 3.3-V Supply
- Outputs Can Be Driven to Hi-Z State
- Low Power: 290 mW (typ)
- Integrated Termination Resistors

### **APPLICATIONS**

- Clock Buffering/Clock MUXing
- Wireless Base Stations
- High-Speed Network Routing
- Telecom/Datacom

### **DESCRIPTION**

The SN65LVCP202 is a 2 × 2 nonblocking crosspoint switch in a flow-through pinout allowing for ease in PCB layout. VML signaling is used to achieve a high-speed data throughput while using low power. Each of the output drivers includes a 2:1 multiplexer to allow any input to be routed to any output. Internal signal paths are fully differential to achieve high signaling speeds while maintaining low signal skews. The SN65LVCP202 incorporates  $100-\Omega$  termination resistors for those applications where board space is at a premium. Transmit preemphasis and receive equalization are built in for superior signal integrity performance.

The SN65LVCP202 is characterized for operation from –40°C to 85°C.





df.dzsc.com

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

### SL46914+MAR6H2009CD202"(# 应商





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **LOGIC DIAGRAM**



Note:

V<sub>BB</sub>: Receiver input internal biasing voltage (allows ac coupling)

**EQ:** Input equalizer (compensates for frequency dependent

transmission line loss of backplanes)

 $\mathbf{R}_{\mathbf{T}}$ : Internal 50-Ω receiver termination (100-Ω differential) **Preemphasis:** Output precompensation for transmission line losses

### **TERMINAL FUNCTIONS**

| TEI                  | RMINAL           | TVDE                                                                                      | DESCRIPTION                                                                                                |
|----------------------|------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| NAME                 | NO.              | TYPE                                                                                      | DESCRIPTION                                                                                                |
| High Speed I/O       | )                |                                                                                           |                                                                                                            |
| xA<br>xB             | 2, 5<br>3, 6     | Differential Inputs (with 50- $\Omega$ termination to V <sub>BB</sub> )<br>xA = P; xB = N | Line-side differential inputs, CML compatible                                                              |
| xY<br>xZ             | 17, 14<br>16, 13 | Differential output $xY = P$ ; $xZ = N$                                                   | Switch-side differential outputs, VML                                                                      |
| Control Signal       | s                |                                                                                           |                                                                                                            |
| <del>xDE</del> 24, 7 |                  | Input                                                                                     | Data enable; active-low; LVTTL; when not enabled, the output is in high-impedance state for power savings. |
| S1, S2               | 1, 18            | Input; S1 = channel 1                                                                     | Switching selection; LVTTL                                                                                 |
| P11–P22              | 22, 21, 9, 10    | Input; P11 = channel 1 bit 1                                                              | Output preemphasis control; LVTTL                                                                          |
| EQ                   | 23               | Input: Selection for receive equalization setting                                         | EQ = 1 (default) is for the 5-dB setting; EQ = 0 is for the 12-dB setting.                                 |
| Power Supply         |                  |                                                                                           |                                                                                                            |
| VCC                  | 8, 12, 19        | Power                                                                                     | Power supply, 3.3 V ±5%                                                                                    |
| GND                  | 11, 15, 20       |                                                                                           | Ground                                                                                                     |
| Thermal pad          | Thermal pad      |                                                                                           | The ground center pad of the package must be connected to GND plane with thermal vias.                     |
| V <sub>BB</sub>      | 4                | Input                                                                                     | Receiver input biasing voltage                                                                             |

Submit Documentation Feedback

**NSTRUMENTS** 

**\*\*室筒®N65LVCP202**"供应商

## **EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS**



Figure 1. Equivalent Input Circuit Design



Figure 2. Common-Mode Output Voltage Test Circuit

**Table 1. CROSSPOINT LOGIC TABLE** 

| OUTPUT CHA           | NNEL 1 (1Y/1Z)    | OUTPUT CHANNEL 2 (2Y/2Z) |                   |  |  |
|----------------------|-------------------|--------------------------|-------------------|--|--|
| CONTROL<br>PINS, S1x | INPUT<br>SELECTED | CONTROL<br>PINS, S2x     | INPUT<br>SELECTED |  |  |
| 0                    | 1A/1B             | 0                        | 1A/1B             |  |  |
| 1                    | 2A/2B             | 1                        | 2A/2B             |  |  |

### **AVAILABLE OPTIONS**

| -              | DESCRIPTION        | PACKAGED DEVICE <sup>(1)(2)</sup> |
|----------------|--------------------|-----------------------------------|
| T <sub>A</sub> | DESCRIPTION        | RGE (24-Pin) (Orderable)          |
| -40°C to 85°C  | Serial multiplexer | SN65LVCP202RGE                    |

(1) The package is available taped and reeled. Add an R suffix to device types (e.g., SN65LVCP202RGER).

<sup>(2)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.



# SLUB TO THE STREET STR

(1) See the IC Package Thermal Metrics application report (SPRA953) for a detailed explanation of thermal parameters.

### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                   |                                     |                             | UNIT                                      |
|-----------------|-------------------|-------------------------------------|-----------------------------|-------------------------------------------|
| V <sub>CC</sub> | Supply voltage r  | ange <sup>(2)</sup>                 |                             | –0.5 V to 6 V                             |
| Vı              | Voltago rango     |                                     | Control inputs, all outputs | -0.5 V to (V <sub>CC</sub> + 0.5 V)       |
| ٧I              | Voltage range     |                                     | Receiver inputs             | –0.5 V to 4 V                             |
|                 | 500               | Human-body model (3)                | All pins                    | 4 kV                                      |
|                 | ESD               | Charged-device model <sup>(4)</sup> | All pins                    | 500 V                                     |
| TJ              | Maximum junction  | on temperature                      |                             | See Package Thermal Characteristics table |
|                 | Moisture sensitiv | vity level                          | 2                           |                                           |
|                 | Reflow temperat   | ture package soldering, 4 second    | ds                          | 260°C                                     |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

Submit Documentation Feedback

<sup>(2)</sup> All voltage values, except differential I/O bus voltages, are with respect to the ground terminals.

<sup>3)</sup> Tested in accordance with JEDEC Standard 22, Test Method A114-A.

<sup>(4)</sup> Tested in accordance with JEDEC Standard 22, Test Method C101.



<u>₩豐梅•%N65LVCP202"供应商</u>

## RECOMMENDED OPERATING CONDITIONS

|                    |                                                      |                                                                | MIN   | NOM              | MAX                       | UNIT      |
|--------------------|------------------------------------------------------|----------------------------------------------------------------|-------|------------------|---------------------------|-----------|
| dR                 | Operating data rate                                  |                                                                |       |                  | 2.5                       | Gbps      |
| V <sub>CC</sub>    | Supply voltage                                       |                                                                | 3.135 | 3.3              | 3.465                     | V         |
| V <sub>CC(N)</sub> | Supply-voltage noise amplitude                       | 10 Hz to 1.25 GHz                                              |       |                  | 20                        | mV        |
| TJ                 | Junction temperature                                 |                                                                |       |                  | 125                       | °C        |
| T <sub>A</sub>     | Operating free-air temperature (1)                   |                                                                | -40   |                  | 85                        | °C        |
| DIFFER             | ENTIAL INPUTS                                        |                                                                | •     |                  | ,                         |           |
| V <sub>ID</sub>    | Receiver peak-to-peak differential input voltage (2) | dR <sub>(in)</sub> ≤ 1.25 Gbps                                 | 100   |                  | 1750                      | $mV_{PP}$ |
| $V_{\text{ICM}}$   | Receiver common-mode input voltage                   | Note: for best jitter performance, ac coupling is recommended. | 1.5   | 1.6 <sup>V</sup> | $CC - \frac{ V_{ D} }{2}$ | V         |
| CONTR              | OL INPUTS                                            |                                                                |       |                  | l                         |           |
| V <sub>IH</sub>    | High-level input voltage                             |                                                                | 2     |                  | V <sub>CC</sub> + 0.3     | V         |
| V <sub>IL</sub>    | Low-level input voltage                              |                                                                | -0.3  |                  | 0.8                       | V         |
| DIFFER             | ENTIAL OUTPUTS                                       | ,                                                              |       |                  |                           |           |
| R <sub>L</sub>     | Differential load resistance                         |                                                                | 80    | 100              | 120                       | Ω         |

<sup>(1)</sup> Maximum free-air temperature operation is allowed as long as the device maximum junction temperature is not exceeded.

## **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                                                              | TEST CONDITIONS                                | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT      |
|----------------------|------------------------------------------------------------------------|------------------------------------------------|------|--------------------|------|-----------|
| DIFFERE              | NTIAL INPUTS                                                           | ,                                              | 1    |                    |      |           |
| V <sub>IT+</sub>     | Positive-going differential input high threshold                       |                                                |      |                    | 50   | mV        |
| V <sub>IT</sub>      | Negative-going differential input low threshold                        |                                                | -50  |                    |      | mV        |
| A <sub>(EQ)</sub>    | Equalizer gain                                                         | at 1.25 GHz (EQ = 0)                           |      | 12                 |      | dB        |
| R <sub>T(D)</sub>    | Termination resistance, differential                                   |                                                | 80   | 100                | 120  | Ω         |
| V <sub>BB</sub>      | Open-circuit input voltage (input self-bias voltage)                   | AC-coupled inputs                              |      | 1.6                |      | V         |
| R <sub>(BBDC)</sub>  | Biasing network dc impedance                                           |                                                |      | 30                 |      | kΩ        |
| R <sub>(BBAC)</sub>  | Biasing network ac impedance                                           | 375 MHz                                        |      | 42                 |      | Ω         |
| DIFFERE              | NTIAL OUTPUTS                                                          |                                                | ı    |                    |      |           |
| V <sub>ODH</sub>     | High-level output voltage                                              | $R_1 = 100 \Omega \pm 1\%$                     |      | 650                |      | $mV_{PP}$ |
| V <sub>ODL</sub>     | Low-level output voltage                                               | Px2 = Px1 = 0;                                 |      | -650               |      | $mV_{PP}$ |
| V <sub>ODB(PP)</sub> | Output differential voltage without preemphasis (2)                    | 2.5-Gbps alternating 1010-pattern;<br>Figure 3 | 1000 | 1300               | 1500 | $mV_{PP}$ |
| V <sub>OCM</sub>     | Output common-mode voltage                                             |                                                |      | 1.65               |      | V         |
| $\Delta V_{OC(SS)}$  | Change in steady-state common-mode output voltage between logic states | See Figure 2                                   |      | 1                  |      | mV        |

<sup>(2)</sup> Differential input voltage V<sub>ID</sub> is defined as | IN+ – IN- |.

<sup>(1)</sup> All typical values are at  $T_A = 25$ °C and  $V_{CC} = 3.3$  V supply unless otherwise noted. They are for reference purposes and are not production tested.

<sup>(2)</sup> Differential output voltage V<sub>(ODB)</sub> is defined as | OUT+ – OUT– |.





### **ELECTRICAL CHARACTERISTICS (continued)**

over operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER                                        | TES                                                      | T CONDITIONS                                                                                                                           | MIN  | TYP <sup>(1)</sup> | MAX | UNIT |
|--------------------|--------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|-----|------|
|                    | Output preemphasis voltage                       |                                                          | Px2:Px1 = 00                                                                                                                           |      | 0                  |     |      |
|                    | ratio,                                           | $R_L = 100 \Omega \pm 1\%;$                              | Px2:Px1 = 01                                                                                                                           |      | 3                  |     |      |
| $V_{(PE)}$         | V <sub>ODB(PP)</sub>                             | x = Channel 1 or 2;<br>See Figure 3                      | Px2:Px1 = 10                                                                                                                           |      | 6                  |     | dB   |
|                    | $\frac{V_{ODB(PP)}}{V_{ODPE(PP)}}$               | Coo riguio c                                             | Px2:Px1= 11                                                                                                                            |      | 9                  |     |      |
| t <sub>(PRE)</sub> | Preemphasis duration measurement                 | Pxx = 1;<br>Measured with a 10                           | Output preemphasis is set to 9 dB during test; Pxx = 1; Measured with a 100-MHz clock signal; R <sub>L</sub> = 100 Ω ±1%, See Figure 4 |      |                    |     | ps   |
| R <sub>O</sub>     | Output resistance                                | Differential on-chip t                                   |                                                                                                                                        | 100  |                    | Ω   |      |
| CONTR              | OL INPUTS                                        |                                                          |                                                                                                                                        |      |                    |     |      |
| I <sub>IH</sub>    | High-level input current                         | V <sub>IN</sub> = VCC                                    |                                                                                                                                        |      |                    | 5   | μΑ   |
| I <sub>IL</sub>    | Low-level input current                          | V <sub>IN</sub> = GND                                    |                                                                                                                                        | -125 | -90                |     | μΑ   |
| R <sub>(PU)</sub>  | Pullup resistance                                |                                                          |                                                                                                                                        |      | 35                 |     | kΩ   |
| POWER              | CONSUMPTION                                      |                                                          |                                                                                                                                        |      |                    |     |      |
| P <sub>D</sub>     | Device power dissipation                         | All outputs terminate                                    | ed 100 Ω                                                                                                                               |      | 290                | 414 | mW   |
| P <sub>Z</sub>     | Device power dissipation in high-impedance state | All outputs in high-impedance state                      |                                                                                                                                        |      |                    | 331 | mW   |
| I <sub>CC</sub>    | Device current consumption                       | All outputs terminate<br>PRBS 2 <sup>7</sup> – 1 pattern |                                                                                                                                        |      |                    | 115 | mA   |

### **SWITCHING CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                                          | TEST CONDITIONS                                                                       | MIN | TYP <sup>(1)</sup> | MAX | UNIT   |
|---------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|--------------------|-----|--------|
| MULTI               | PLEXER                                                             |                                                                                       |     |                    |     |        |
| t <sub>(SM)</sub>   | Multiplexer switch time                                            | Multiplexer to valid output                                                           |     | 3                  | 6   | ns     |
| DIFFE               | RENTIAL OUTPUTS                                                    |                                                                                       |     |                    |     |        |
| t <sub>PLH</sub>    | Low-to-high propagation delay                                      |                                                                                       |     | 0.5                | 0.7 | ns     |
| t <sub>PHL</sub>    | High-to-low propagation delay                                      | See Figure 6                                                                          |     | 0.5                | 0.7 | ns     |
| t <sub>r</sub>      | Rise time                                                          | 20% to 80% of V <sub>O(DB)</sub> ; test pattern: 100-MHz clock signal;                |     | 110                |     | ps     |
| t <sub>f</sub>      | Fall time                                                          | See Figure 5 and Figure 8                                                             |     | 110                |     | ps     |
| t <sub>sk(p)</sub>  | Pulse skew,   t <sub>PHL</sub> - t <sub>PLH</sub>   <sup>(2)</sup> |                                                                                       |     |                    | 20  | ps     |
| t <sub>sk(o)</sub>  | Output skew <sup>(3)</sup>                                         | All outputs terminated with 100 $\Omega$                                              |     | 25                 | 100 | ps     |
| t <sub>sk(pp)</sub> | Part-to-part skew <sup>(4)</sup>                                   |                                                                                       |     |                    | 300 | ps     |
| t <sub>zd</sub>     | Switching time, hi-Z to disable                                    | Assumes 50 Ω to Vcm and 150-pF load on each output                                    |     |                    | 20  | ns     |
| t <sub>ze</sub>     | Switching time, hi-Z to enable                                     | Assumes 50 Ω to Vcm and 150-pF load on each output                                    |     |                    | 10  | ns     |
| RJ                  | Device random jitter, rms                                          | See Figure 8 for test circuit. BERT setting 10 <sup>-15</sup> Alternating 10-pattern. |     | 0.8                | 2   | ps-rms |

Submit Documentation Feedback

All typical values are at 25°C and with 3.3-V supply unless otherwise noted.  $t_{sk(p)}$  is the magnitude of the time difference between the  $t_{PLH}$  and  $t_{PHL}$  of any output of a single device.

<sup>(3)</sup> 

 $t_{sk(p)}$  is the magnitude of the time difference between the  $t_{PLH}$  and  $t_{PHL}$  of any two outputs of a single device.  $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.



**\*\*宣特®N65LVCP202**"供应商

## **SWITCHING CHARACTERISTICS (continued)**

over operating free-air temperature range (unless otherwise noted)

|     | PARAMETER                                                              | TEST CONDITIONS                                                         |                                 |                                                     |  | TYP <sup>(1)</sup> | MAX | UNIT |
|-----|------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------|-----------------------------------------------------|--|--------------------|-----|------|
| D.1 | Intrinsic deterministic device jitter <sup>(5)(6)</sup> , peak-to-peak | 0-dB preemphasis<br>(Pxx = 0);<br>See Figure 8 for the test<br>circuit. | PRBS 2 <sup>7</sup> – 1 pattern | 2.5 Gbps                                            |  |                    | 30  | ps   |
| DJ  | Absolute deterministic output jitter (7), peak-to-peak                 | 0-dB preemphasis<br>(Pxx = 0);<br>See Figure 8 for the test<br>circuit. | PRBS 2 <sup>7</sup> – 1 pattern | 1.25 Gbps<br>Over 20-inch<br>(50,8-cm)<br>FR4 trace |  | 7                  |     | ps   |

<sup>(5)</sup> Intrinsic deterministic device jitter is a measurement of the deterministic jitter contribution from the device. It is derived by the equation  $(DJ_{(OUT)} - DJ_{(IN)})$ , where  $DJ_{(OUT)}$  is the total peak-to-peak deterministic jitter measured at the output of the device in PSPP.  $DJ_{(IN)}$  is the peak-to-peak deterministic jitter of the pattern generator driving the device.

### **Table 2. Preemphasis Controls Settings**

| - (4)              | - (4)              | OUTPUT                     | OUTPUT LE                      | TYPICAL FR4 |                      |
|--------------------|--------------------|----------------------------|--------------------------------|-------------|----------------------|
| Px2 <sup>(1)</sup> | Px1 <sup>(1)</sup> | PREEMPHASIS<br>LEVEL IN dB | DE EMPLIACIZED   DEEMPLIACIZED |             | TRACE LENGTH         |
| 0                  | 0                  | 0 dB                       | 1200                           | 1200        | 10 inches (25,4 cm)  |
| 0                  | 1                  | 3 dB                       | 850                            | 1200        | 20 inches (50,8 cm)  |
| 1                  | 0                  | 6 dB                       | 600                            | 1200        | 30 inches (76,2 cm)  |
| 1                  | 1                  | 9 dB                       | 425                            | 1200        | 40 inches (101,6 cm) |

(1) x = 1 or 2

## **Table 2. Receive Equalization Settings**

| EQ | Equalization | Typical Line Trace          |
|----|--------------|-----------------------------|
| 1  | 5 dB         | 25 inches (63,5 cm) of FR4  |
| 0  | 12 dB        | 43 inches (109,2 cm) of FR4 |

Product Folder Link(s): SN65LVCP202

<sup>(6)</sup> The SN65LVCP202 built-in passive input equalizer compensates for ISI. For a 20-inch (50,8-cm) FR4 transmission line with 8-mil (0,2-mm) trace width, the SN65LVCP202 typically reduces jitter by 60 ps from the device input to the device output.

<sup>(7)</sup> Absolute deterministic output jitter reflects the deterministic jitter measured at the SN65LVCP202 output. The value is a real value measured with a bit-error tester as described in Figure 8. The absolute DJ reflects the sum of all deterministic jitter components accumulated over the link: DJ<sub>(absolute)</sub> = DJ<sub>(signal generator)</sub> + DJ<sub>(transmission line)</sub> + DJ<sub>(intrinsic(SN65LVCP202))</sub>.



## PARAMETER MEASUREMENT INFORMATION



Figure 3. Preemphasis and Output Voltage Waveforms and Definitions



Figure 4. t<sub>(PRE)</sub> Preemphasis Duration Measurement



Figure 5. Driver Output Transition Time



## PARAMETER MEASUREMENT INFORMATION (continued)



Figure 6. Propagation Delay Input to Output



- A. All input pulses are supplied by an Agilent 81250 Stimulus System.
- B. The measurement is made on a TEK TDS6604 running TDSJIT3 application software.

Figure 7. Driver Jitter Measurement Waveforms



Figure 8. AC Test Circuit — Jitter and Output Rise Time Test Circuit

The SN65LVCP202 input equalizer provides 5-dB frequency gain to compensate for the frequency loss of a shorter backplane transmission line. For characterization purposes, a 24-inch (61-cm) FR-4 coupled transmission line is used in place of the backplane trace. The 24-inch (61-cm) trace provides roughly 5 dB of attenuation between 375 MHz and 1.875 GHz, representing closely the characteristics of a short backplane trace. The loss tangent of the FR4 in the test board is 0.018 with an effective  $\epsilon(r)$  of 4.1.

## **TYPICAL DEVICE BEHAVIOR**



NOTE: 51-Inch (129,54-cm) input trace, dR = 2.5 Gbps;  $2^7 - 1 \text{ PRBS}$ 

Figure 9. Data Input and Output Pattern

50 ps/div



Figure 10. Preemphasis Signal Shape

<u>₩豐梅•%N65LVCP202"供应商</u>



Figure 11. Data Output Pattern



### TYPICAL CHARACTERISTICS

# 



Figure 12.

# DETERMINISTIC OUTPUT JITTER vs DIFFERENTIAL INPUT AMPLITUDE



**DIFFERENTIAL OUTPUT VOLTAGE** 



Figure 14.

Figure 13.

# **DETERMINISTIC OUTPUT JITTER**



# DETERMINISTIC OUTPUT JITTER vs



Submit Documentation Feedback

**Υ≝街®N**65LVCP202"供应商

SLLS914-MARCH 2009

### APPLICATION INFORMATION

### **EXPLANATION OF EQUALIZATION**

Backplane designs differ widely in size, layer stackup, and connector placement. In addition, the performance is impacted by trace architecture (trace width, coupling method) and isolation from adjacent signals. Common to most commercial backplanes is the use of FR4 as board material, with its related high-frequency signal attenuation. Within a backplane, the shortest to longest trace lengths differ substantially - often ranging from 8 inches (20.3 cm) up to 40 inches (101.6 cm). Increased loss is associated with longer signal traces. In addition, the backplane connector often contributes a good amount of signal attenuation. As a result, the signal attenuation for a 300-MHz signal might range from 1 dB to 4 dB while the corresponding attenuation for a 2-GHz signal might span 6 dB to 24 dB. This frequency dependent loss causes distortion jitter on the transmitted signal. Each SN65LVCP202 receiver input incorporates an equalizer and compensates for such frequency loss. The SN65LVCP202 equalizer provides 5 dB or 12 dB of frequency gain between 375 MHz and 1.875 GHz, compensating roughly for 20 inches of FR4 material with 8-mil (0,2-cm) trace width. Distortion jitter improvement is substantial, often providing more than 30-ps jitter reduction. The 5-dB compensation is sufficient for most short backplane traces. For longer trace lengths, it is recommended to enable transmit preemphasis in addition.

### SETTING THE PREEMPHASIS LEVEL

The receive equalization compensates for ISI. This reduces jitter and opens the data eye. In order to find the best preemphasis setting for each link, calibration of every link is recommended. Assuming each link consists of a transmitter (with adjustable preemphasis, such as the SN65LVCP202) and the SN65LVCP202 receiver, the following steps are necessary:

- 1. Set the transmitter and receiver to 0-dB preemphasis; record the data eye on the SN65LVCP202 receiver
- 2. Increase the transmitter preemphasis until the data eye on the SN65LVCP202 receiver output looks the cleanest.

Copyright © 2009, Texas Instruments Incorporated

Submit Documentation Feedback



### PACKAGE OPTION ADDENDUM

查询"\$N65LVCP202"供应商

16-Apr-2009

### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins P | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|--------|----------------|---------------------------|------------------|------------------------------|
| SN65LVCP202RGER  | ACTIVE                | VQFN            | RGE                | 24     | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |
| SN65LVCP202RGET  | ACTIVE                | VQFN            | RGE                | 24     | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



查询"SN65LVCP202"供应商

2-Sep-2009

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65LVCP202RGER | VQFN            | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| SN65LVCP202RGET | VQFN            | RGE                | 24 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

查询"SN65LVCP202"供应商

2-Sep-2009



### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65LVCP202RGER | VQFN         | RGE             | 24   | 3000 | 346.0       | 346.0      | 29.0        |
| SN65LVCP202RGET | VQFN         | RGE             | 24   | 250  | 190.5       | 212.7      | 31.8        |



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
  - B. This drawing is subject to change without notice.
  - C. Quad Flatpack, No-Leads (QFN) package configuration.
  - The package thermal pad must be soldered to the board for thermal and mechanical performance.

See the Product Data Sheet for details regarding the exposed thermal pad dimensions.

E. Falls within JEDEC MO-220.



# RGE (S-PVQFN-N24)

# PLASTIC QUAD FLATPACK NO-LEAD

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

Bottom View

4206344-3/V 11/10

NOTES: A. All linear dimensions are in millimeters



RGE (S-PVQFN-N24)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



## 查询"SN65LVCP202"供应商

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### **Products Applications Amplifiers** amplifier.ti.com Audio www.ti.com/audio **Data Converters** dataconverter.ti.com Automotive www.ti.com/automotive **DLP® Products** www.dlp.com Communications and www.ti.com/communications Telecom DSP Computers and www.ti.com/computers dsp.ti.com Peripherals Clocks and Timers www.ti.com/clocks Consumer Electronics www.ti.com/consumer-apps Interface interface.ti.com Energy www.ti.com/energy Industrial www.ti.com/industrial Logic logic.ti.com Power Mamt power.ti.com Medical www.ti.com/medical Microcontrollers microcontroller.ti.com www.ti.com/security Security **RFID** www.ti-rfid.com Space, Avionics & www.ti.com/space-avionics-defense Defense RF/IF and ZigBee® Solutions www.ti.com/lprf Video and Imaging www.ti.com/video Wireless www.ti.com/wireless-apps