www.ti.com SLAS605-JUNE 2008

# 12/10/8-Bit, 1 MSPS, 16/12/8/4-Channel, Single-Ended, MicroPower, Serial Interface ADCs

#### **FEATURES**

- 1-MHz Sample Rate Serial Devices
- Product Family of 12/10/8-Bit Resolution
- Zero Latency
- 20-MHz Serial Interface
- Analog Supply Range: 2.7 to 5.25V
- I/O Supply Range: 1.7 to 5.25V
- Two SW Selectable Unipolar, Input Ranges: 0 to 2.5V and 0 to 5V
- Auto and Manual Modes for Channel Selection
- 12,8,4-Channel Devices can Share 16 Channel Device Footprint
- Two Programmable Alarm Levels per Channel
- Four Individually Configurable GPIOs
- Typical Power Dissipation: 14.5 mW (+VA = 5V, +VBD = 3V) at 1 MSPS
- Power-Down Current (1 μA)
- Input Bandwidth (47 at 3dB)
- 30-Pin and 38-Pin TSSOP Packages

# **APPLICATIONS**

- PLC / IPC
- Battery Powered Systems
- Medical Instrumentation
- Digital Power Supplies
- Touch Screen Controllers
- High-Speed Data Acquisition Systems
- High-Speed Closed-Loop Systems

#### DESCRIPTION

The ADS79XX is a 12/10/8-bit multichannel analog-to-digital converter family. The following table shows all twelve devices from this product family.

ADS7950, ADS7951, ADS7952, ADS7953 ADS7954, ADS7955, ADS7956, ADS7957

ADS7958, ADS7959, ADS7960, ADS7961

The devices include a capacitor based SAR A/D converter with inherent sample and hold.

The devices accept a wide analog supply range from 2.7V to 5.25V. Very low power consumption makes these devices suitable for battery-powered and isolated power supply applications.

A wide 1.7V to 5.25V I/O supply range facilitates a glue-less interface with the most commonly used CMOS digital hosts.

The serial interface is controlled by  $\overline{CS}$  and SCLK for easy connection with microprocessors and DSP.

The input signal is sampled with the falling edge of CS. It uses SCLK for conversion, serial data output, and reading serial data in. The devices allow auto sequencing of preselected channels or manual selection of a channel for the next conversion cycle.

There are two software selectable input ranges (0V - 2.5V and 0V - 5V), four individually configurable GPIOs, and two programmable alarm thresholds per channel. These features make the devices suitable for most data acquisition applications.

The devices offer an attractive power-down feature. This is extremely useful for power saving when the device is operated at lower conversion speeds.

The 16/12-channel devices from this family are available in a 38-pin TSSOP package and the 4/8-channel devices are available in a 30-pin TSSOP package.

#### **MICROPOWER MULTI-CHANNEL ADS79XX FAMILY**

| NUMBER OF |         | RESOLUTION |         |  |  |  |  |  |
|-----------|---------|------------|---------|--|--|--|--|--|
| CHANNELS  | 12 BIT  | 10 BIT     | 8 BIT   |  |  |  |  |  |
| 16        | ADS7953 | ADS7957    | ADS7961 |  |  |  |  |  |
| 12        | ADS7952 | ADS7956    | ADS7960 |  |  |  |  |  |
| 8         | ADS7951 | ADS7955    | ADS7959 |  |  |  |  |  |
| 4         | ADS7950 | ADS7954    | ADS7958 |  |  |  |  |  |



df.dzsc.com

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

**INSTRUMENTS** 

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **ADS79XX BLOCK DIAGRAM**



NOTE: n\* is number of channels (16,12,8, or 4) depending on the device from the ADS79XX product family.

#### **ORDERING INFORMATION - 12-BIT**

| MODEL           | MAXIMUM<br>INTEGRAL<br>LINEARITY<br>(LSB) | MAXIMUM<br>DIFFERENTIAL<br>LINEARITY<br>(LSB) | NO MISSING<br>CODES AT<br>RESOLUTION<br>(BIT) | NUMBER OF<br>CHANNELS | PACKAGE<br>TYPE | PACKAGE<br>DESIGNATOR | TEMPERATURE<br>RANGE | ORDERING<br>INFORMATION | TRANSPORT<br>MEDIA<br>QTY |
|-----------------|-------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------|-----------------|-----------------------|----------------------|-------------------------|---------------------------|
| ADS7953 SB      |                                           |                                               |                                               | 16                    | 38 pin TSSOP    |                       |                      | ADS7953SBDBT            | Tube, 50                  |
| AD37933 3B      |                                           |                                               |                                               | 10                    | 36 piii 1330F   |                       |                      | ADS7953SBDBTR           | Reel, 2000                |
| ADS7952 SB      |                                           | ±1                                            |                                               | 12                    | 38 pin TSSOP    |                       | -40°C to 125°C       | ADS7952SBDBT            | Tube, 50                  |
| AD37932 3B      | .4                                        |                                               | 12                                            | 12                    | 36 piii 1330F   | DBT                   |                      | ADS7952SBDBTR           | Reel, 2000                |
| ADS7951 SB      | ±1                                        |                                               | 12                                            | 8                     | 30 pin TSSOP    | DBT                   |                      | ADS7951SBDBT            | Tube, 60                  |
| AD5/951 5B      |                                           |                                               |                                               |                       |                 |                       |                      | ADS7951SBDBTR           | Reel, 2000                |
| AD07050 OD      |                                           |                                               |                                               | 4                     | 4 30 pin TSSOP  |                       |                      | ADS7950SBDBT            | Tube, 60                  |
| ADS7950 SB      |                                           |                                               |                                               |                       |                 | 30 piii 1330P         |                      | ADS7950SBDBTR           | Reel, 2000                |
| ADS7953 S       |                                           |                                               |                                               | 16                    | 10 00 : T0000   |                       |                      | ADS7953SDBT             | Tube, 50                  |
| AD5/953 5       |                                           |                                               |                                               |                       | 38 pin TSSOP    |                       |                      | ADS7953SDBTR            | Reel, 2000                |
| AD07050 0       |                                           |                                               |                                               | 40                    | 00 -:- T000D    |                       |                      | ADS7952SDBT             | Tube, 50                  |
| ADS7952 S       | ±1.5                                      | ±2                                            | 11                                            | 12                    | 38 pin TSSOP    | DBT                   | -40°C to 125°C       | ADS7952SDBTR            | Reel, 2000                |
| A D 0 7 0 5 4 0 | ±1.5                                      | ±2                                            | 11                                            | 8                     | 00 - i- T000D   | DBT                   | -40°C to 125°C       | ADS7951SDBT             | Tube, 60                  |
| ADS7951S        |                                           |                                               |                                               | 8 30 pin TSSOP        |                 |                       | ADS7951SDBTR         | Reel, 2000              |                           |
| AD07050 0       |                                           |                                               |                                               |                       | 00 - i- T000D   |                       |                      | ADS7950SDBT             | Tube, 60                  |
| ADS7950 S       |                                           |                                               |                                               | 4                     | 30 pin TSSOP    |                       |                      | ADS7950SDBTR            | Reel, 2000                |



SLAS605-JUNE 2008

#### **ORDERING INFORMATION - 10-BIT**

| MODEL     | MAXIMUM<br>INTEGRAL<br>LINEARITY<br>(LSB) | MAXIMUM<br>DIFFERENTIAL<br>LINEARITY<br>(LSB) | NO MISSING<br>CODES AT<br>RESOLUTION<br>(BIT) | NUMBER<br>OF<br>CHANNELS | PACKAGE<br>TYPE | PACKAGE<br>DESIGNATOR | TEMPERATURE<br>RANGE | ORDERING<br>INFORMATION | TRANSPORT<br>MEDIA<br>QTY |              |            |   |   |   |   |              |  |  |              |
|-----------|-------------------------------------------|-----------------------------------------------|-----------------------------------------------|--------------------------|-----------------|-----------------------|----------------------|-------------------------|---------------------------|--------------|------------|---|---|---|---|--------------|--|--|--------------|
| ADS7957 S |                                           |                                               |                                               | 16                       | 38 pin TSSOP    |                       |                      | ADS7957SDBT             | Tube, 50                  |              |            |   |   |   |   |              |  |  |              |
| AD37937 3 |                                           |                                               |                                               | 10                       | 36 piii 1880P   | 36 piii 1330P         | 36 piii 1330F        |                         |                           | ADS7957SDBTR | Reel, 2000 |   |   |   |   |              |  |  |              |
| AD07050 0 |                                           | 12 38 pin TSSOP                               |                                               |                          | ADS7956SDBT     | Tube, 50              |                      |                         |                           |              |            |   |   |   |   |              |  |  |              |
| ADS7956 S | 0.5                                       | .0.5                                          | 40                                            | 12                       | 38 pin TSSOP    | 36 pm 1550P           | 36 piii 1330F        | · ·                     | 40°C to 425°C             | ADS7956SDBTR | Reel, 2000 |   |   |   |   |              |  |  |              |
| ADCZOFF C | ±0.5                                      | ±0.5 ±0.5                                     | 10                                            | 8                        | 20 min TCCOD    | DBT                   | -40°C to 125°C       | ADS7955SDBT             | Tube, 60                  |              |            |   |   |   |   |              |  |  |              |
| ADS7955 S |                                           |                                               |                                               |                          | 8               | 8                     | 8                    | 8                       | 8                         | 8            | 0          | 0 | 8 | 8 | 8 | 30 pin TSSOP |  |  | ADS7955SDBTR |
| ADS7954 S |                                           |                                               |                                               | 4                        | 30 pin TSSOP    | 30 pin TSSOP          |                      |                         | ADS7954SDBT               | Tube, 60     |            |   |   |   |   |              |  |  |              |
| AD57954 5 |                                           |                                               |                                               | 4                        |                 |                       |                      |                         | ADS7954SDBTR              | Reel, 2000   |            |   |   |   |   |              |  |  |              |

#### **ORDERING INFORMATION - 8-BIT**

| MODEL     | MAXIMUM<br>INTEGRAL<br>LINEARITY<br>(LSB) | MAXIMUM<br>DIFFERENTIAL<br>LINEARITY<br>(LSB) | NO MISSING<br>CODES AT<br>RESOLUTION<br>(BIT) | NUMBER OF<br>CHANNELS | PACKAGE<br>TYPE | PACKAGE<br>DESIGNATOR | TEMPERATURE<br>RANGE | ORDERING<br>INFORMATION | TRANSPORT<br>MEDIA<br>QTY |              |              |             |          |
|-----------|-------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------|-----------------|-----------------------|----------------------|-------------------------|---------------------------|--------------|--------------|-------------|----------|
| ADS7961 S |                                           |                                               |                                               | 16                    | 38 pin TSSOP    |                       |                      | ADS7961SDBT             | Tube, 50                  |              |              |             |          |
| AD3/961 3 |                                           |                                               |                                               | 38 pin 1550P          | 36 piii 1330F   |                       | ADS7961SDBTR         | Reel, 2000              |                           |              |              |             |          |
| ADS7960 S |                                           |                                               |                                               |                       | 12 20 m         | 12                    | 2 38 pin TSSOP       | 20 min TCCOD            | 20 min TCCOD              |              |              | ADS7960SDBT | Tube, 50 |
| AD37960 3 | ±0.3                                      | ±0.3                                          | 8                                             | 12                    | 36 piii 1330F   | 36 piii 1330F         |                      | DBT                     | -40°C to 125°C            | ADS7960SDBTR | Reel, 2000   |             |          |
| AD07050 0 | ±0.3                                      | ±0.3                                          | 8                                             |                       | 20 min TCCOD    |                       | -40 C to 125°C       | ADS7959SDBT             | Tube, 60                  |              |              |             |          |
| ADS7959 S |                                           |                                               |                                               |                       | 8               | 8                     | 8                    | 30 pin TSSOP            | 2                         |              | ADS7959SDBTR | Reel, 2000  |          |
| ADS7958 S |                                           |                                               |                                               |                       | 20 nin T000D    |                       |                      |                         | ADS7958SDBT               | Tube, 60     |              |             |          |
| ADS/958 S |                                           |                                               |                                               | 4                     | 30 pin TSSOP    |                       |                      | ADS7958SDBTR            | Reel, 2000                |              |              |             |          |

# **ABSOLUTE MAXIMUM RATINGS(1)**

|                                  |                                                   | VALUE                                                | UNIT |
|----------------------------------|---------------------------------------------------|------------------------------------------------------|------|
| AINP or CHn to AGI               | ND                                                | -0.3 to +VA +0.3                                     | V    |
| +VA to AGND, +VBD to BDGND       |                                                   | -0.3 to +7.0                                         | V    |
| Digital input voltage to BDGND   |                                                   | -0.3 to (7.0)                                        | V    |
| Digital output to BDGND          |                                                   | -0.3 to (+VA + 0.3)                                  | V    |
| Operating temperature range      |                                                   | -40 to 125                                           | °C   |
| Storage temperature              | erange                                            | -65 to 150                                           | °C   |
| Junction temperatur              | e (T <sub>J</sub> Max)                            | 150                                                  | °C   |
| TCCOD poolsons                   | Power dissipation                                 | (T <sub>J</sub> Max–T <sub>A</sub> )/θ <sub>JA</sub> |      |
| TSSOP package                    | θ <sub>JA</sub> Thermal impedance                 | 100.6                                                | °C/W |
| ADS79XX family of specifications | devices are rated for MSL2 260°C per the JSTD-020 |                                                      |      |

<sup>(1)</sup> Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.



### **ELECTRICAL CHARACTERISTICS, ADS7950/51/52/53**

 $+VA = 2.7 \text{ V to } 5.25 \text{ V}, +VBD = 1.7 \text{ V to } 5.25 \text{ V}, T_A = -40 ^{\circ}\text{C} \text{ to } 125 ^{\circ}\text{C}, f_{sample} = 1 \text{ MHz (unless otherwise noted)}$ 

| PARAMETER                            | TEST CONDITIONS                                                                                                             | MIN   | TYP   | MAX             | UNIT               |  |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------|-------|-----------------|--------------------|--|
| ANALOG INPUT                         |                                                                                                                             |       |       |                 |                    |  |
| Full coals (coast on a (1)           | Range 1                                                                                                                     | 0     |       | Vref            |                    |  |
| Full-scale input span <sup>(1)</sup> | Range 2                                                                                                                     | 0     |       | 2*Vref          | V                  |  |
|                                      | Range 1                                                                                                                     | -0.20 |       | VREF<br>+0.20   | .,                 |  |
| Absolute input range                 | Range 2                                                                                                                     | -0.20 |       | 2*VREF<br>+0.20 | V                  |  |
| Input capacitance                    |                                                                                                                             |       | 15    |                 | ρF                 |  |
| Input leakage current                | T <sub>A</sub> = 125°C                                                                                                      |       | 61    |                 | nA                 |  |
| SYSTEM PERFORMANCE                   |                                                                                                                             |       |       |                 | 1                  |  |
| Resolution                           |                                                                                                                             |       | 12    |                 | Bits               |  |
|                                      | ADS795XSB (2)                                                                                                               | 12    |       |                 | 5                  |  |
| No missing codes                     | ADS795XS <sup>(2)</sup>                                                                                                     | 11    |       |                 | Bits               |  |
|                                      | ADS795XSB <sup>(2)</sup>                                                                                                    | -1    | ±0.5  | 1               | . 05 (3)           |  |
| Integral linearity                   | ADS795XS <sup>(2)</sup>                                                                                                     | -1.5  | ±0.75 | 1.5             | LSB <sup>(3)</sup> |  |
| <b>-</b>                             | ADS795XSB <sup>(2)</sup>                                                                                                    | -1    | ±0.5  | 1               |                    |  |
| Differential linearity               | ADS795XS <sup>(2)</sup>                                                                                                     | -2    | ±0.75 | 1.5             | LSB                |  |
| Offset error <sup>(4)</sup>          |                                                                                                                             | -3.5  | ±1.1  | 3.5             | LSB                |  |
|                                      | Range 1                                                                                                                     | -2    | ±0.2  | 2               |                    |  |
|                                      | Range 2                                                                                                                     |       | ±0.2  |                 | LSB                |  |
| SAMPLING DYNAMICS                    |                                                                                                                             |       |       |                 |                    |  |
| Conversion time                      | 20 MHz sclk                                                                                                                 |       |       | 800             | nSec               |  |
| Acquisition time                     |                                                                                                                             | 325   |       |                 | nSec               |  |
| Maximum throughput rate              | 20 MHz sclk                                                                                                                 |       |       | 1.0             | MHz                |  |
| Aperture delay                       |                                                                                                                             |       | 5     |                 | nsec               |  |
| Step response                        |                                                                                                                             |       | 150   |                 | nsec               |  |
| Over voltage recovery                |                                                                                                                             |       | 150   |                 | nsec               |  |
| DYNAMIC CHARACTERISTICS              |                                                                                                                             |       |       |                 |                    |  |
| Total harmonic distortion (5)        | 100 kHz                                                                                                                     |       | -82   |                 | dB                 |  |
| Signal-to-noise ratio                | 100 kHz, ADS795XSB <sup>(2)</sup>                                                                                           | 70    | 71.7  |                 | dB                 |  |
|                                      | 100 kHz, ADS795XS <sup>(2)</sup>                                                                                            | 70    | 71.7  |                 |                    |  |
| Signal-to-noise + distortion         | 100 kHz, ADS795XSB <sup>(2)</sup>                                                                                           | 69    | 71.3  |                 | dB                 |  |
|                                      | 100 kHz, ADS795XS <sup>(2)</sup>                                                                                            | 68    | 71.3  | 2               |                    |  |
| Spurious free dynamic range          | 100 kHz                                                                                                                     |       | 84    |                 | dB                 |  |
| Small signal bandwidth               | At –3 dB                                                                                                                    |       | 47    |                 | MHz                |  |
| Channel to channel gracefully        | Any off-channel with 100kHz, Full-scale input to channel being sampled with DC input (isolation crosstalk).                 |       | -95   |                 | dВ                 |  |
| Channel-to-channel crosstalk         | From previously sampled to channel with 100kHz, Full-scale input to channel being sampled with DC input (memory crosstalk). |       | -85   |                 | dB                 |  |
| ETERNAL REFERENCE INPUT              |                                                                                                                             |       |       |                 |                    |  |
| Vref reference voltage at REFP       |                                                                                                                             | 2.49  | 2.5   | 2.51            | V                  |  |
| Reference resistance                 |                                                                                                                             |       | 100   |                 | kΩ                 |  |

<sup>(1)</sup> Ideal input span; does not include gain or offset error.

<sup>(2)</sup> ADS795X, where X indicates 0, 1, 2, or 3

<sup>(3)</sup> LSB means Least Significant Bit.

<sup>4)</sup> Measured relative to an ideal full-scale input

<sup>(5)</sup> Calculated on the first nine harmonics of the input frequency.

<u>₩豐梅♥₹DS7952SBDBTC4"供应商</u>

SLAS605-JUNE 2008

# **ELECTRICAL CHARACTERISTICS, ADS7950/51/52/53 (continued)**

+VA = 2.7 V to 5.25 V, +VBD = 1.7 V to 5.25 V,  $T_A = -40 ^{\circ}\text{C}$  to 125  $^{\circ}\text{C}$ ,  $f_{sample} = 1 \text{ MHz}$  (unless otherwise noted)

| P                     | ARAMETER               | TEST CONDITIONS                             | MIN        | TYP     | MAX                              | UNIT        |
|-----------------------|------------------------|---------------------------------------------|------------|---------|----------------------------------|-------------|
| ALARM SETTI           | NG                     |                                             |            |         |                                  |             |
| Higher thresho        | ld range               |                                             | 0          |         | FFC                              | Hex         |
| Lower threshol        | d range                |                                             | 0          |         | FFC                              | Hex         |
| DIGITAL INPU          | T/OUTPUT               |                                             |            |         |                                  |             |
| Logic family          |                        | CMOS                                        |            |         |                                  |             |
|                       | V <sub>IH</sub>        |                                             | 0.7*(+VBD) |         |                                  |             |
|                       | V <sub>IL</sub>        | +VBD = 5 V                                  |            |         | 0.8                              |             |
| Logic level           | V <sub>IL</sub>        | +VBD = 3 V                                  |            |         | 5.25 1.8 0.5 2.3 3 1.1 1.5 1 1 1 | V           |
|                       | V <sub>OH</sub>        | At I <sub>source</sub> = 200 μA             | Vdd-0.2    |         |                                  |             |
| Data format MSE       | V <sub>OL</sub>        | At I <sub>sink</sub> = 200 μA               | 0.4        |         |                                  |             |
| Data format MS        | SB first               |                                             | MSI        | 3 First |                                  |             |
| POWER SUPP            | LY REQUIREMENTS        |                                             |            |         |                                  |             |
| +VA supply vol        | tage                   |                                             | 2.7        | 3.3     | 5.25                             | V           |
| +VBD supply v         | oltage                 |                                             | 1.7        | 3.3     | 5.25                             | V           |
|                       |                        | At +VA = 2.7 to 3.6 V and 1MHz throughput   |            | 1.8     |                                  | mA          |
| Cumply aumont         | (narmal mada)          | At +VA = 2.7 to 3.6 V static state          |            | 1.05    |                                  | mA          |
| Supply current        | (normal mode)          | At +VA = 4.7 to 5.25 V and 1 MHz throughput |            | 2.3     | 3                                | mA          |
|                       |                        | At +VA = 4.7 to 5.25 V static state         |            | 1.1     | 1.5                              | mA          |
| Power-down st         | ate supply current     |                                             |            | 1       |                                  | μΑ          |
| +VBD supply c         | urrent                 | $+VA = 5.25V$ , $f_s = 1MHz$                |            | 1       |                                  | mA          |
| Power-up time         |                        |                                             |            |         | 1                                | μSec        |
| Invalid convers reset | ions after power up or |                                             |            |         | 1                                | Number<br>s |
| TEMPERATUR            | RE RANGE               |                                             | ·          |         |                                  |             |
| Specified perfo       | rmance                 |                                             | -40        |         | 125                              | °C          |

# **ELECTRICAL CHARACTERISTICS, ADS7954/55/56/57**

+VA = 2.7 V to 5.25 V, +VBD = 1.7 V to 5.25 V,  $T_A = -40 ^{\circ}\text{C}$  to  $125 ^{\circ}\text{C}$ ,  $f_{\text{sample}} = 1 \text{ MHz}$  (unless otherwise noted)

| PARAMETER                            | TEST CONDITIONS        | MIN                                                                           | TYP    | MAX             | UNIT               |
|--------------------------------------|------------------------|-------------------------------------------------------------------------------|--------|-----------------|--------------------|
| ANALOG INPUT                         |                        |                                                                               |        |                 |                    |
| Full-scale input span <sup>(1)</sup> | Range 1                | 0                                                                             |        | Vref            | V                  |
| Full-scale input span                | Range 2                | 0 Vret 0 2*Vret -0.20 VREF +0.20 -0.20 2*VREF +0.20 15 61 10 10 -0.5 ±0.2 0.5 | 2*Vref | V               |                    |
| Abachita input ranga                 | Range 1                | -0.20                                                                         |        | VREF<br>+0.20   | V                  |
| Absolute input range                 | Range 2                | -0.20                                                                         |        | 2*VREF<br>+0.20 | V                  |
| Input capacitance                    |                        |                                                                               | 15     |                 | ρF                 |
| Input leakage current                | T <sub>A</sub> = 125°C |                                                                               | 61     |                 | nA                 |
| SYSTEM PERFORMANCE                   |                        |                                                                               |        |                 |                    |
| Resolution                           |                        |                                                                               | 10     |                 | Bits               |
| No missing codes                     |                        | 10                                                                            |        |                 | Bits               |
| Integral linearity                   |                        | -0.5                                                                          | ±0.2   | 0.5             | LSB <sup>(2)</sup> |
| Differential linearity               |                        | -0.5                                                                          | ±0.2   | 0.5             | LSB                |
| Offset error <sup>(3)</sup>          |                        | -1.5                                                                          | ±0.5   | 1.5             | LSB                |

- (1) Ideal input span; does not include gain or offset error.
- (2) LSB means Least Significant Bit.
- (3) Measured relative to an ideal full-scale input

SL参销+从内容的\$28BDBTC4"供应商



www.ti.com

# **ELECTRICAL CHARACTERISTICS, ADS7954/55/56/57 (continued)**

+VA = 2.7 V to 5.25 V, +VBD = 1.7 V to 5.25 V,  $T_A = -40 ^{\circ}\text{C}$  to 125  $^{\circ}\text{C}$ ,  $f_{sample} = 1 \text{ MHz}$  (unless otherwise noted)

| PAR                          | AMETER              | TEST CONDITIONS                                                                                          | MIN        | TYP     | MAX  | UNIT    |
|------------------------------|---------------------|----------------------------------------------------------------------------------------------------------|------------|---------|------|---------|
| Coin orror                   |                     | Range 1                                                                                                  | -1         | ±0.1    | 1    | I CD    |
| Gain error                   |                     | Range 2                                                                                                  |            | ±0.1    |      | LSB     |
| SAMPLING DYNA                | MICS                |                                                                                                          |            |         |      |         |
| Conversion time              |                     | 20 MHz SCLK                                                                                              |            |         | 800  | nSec    |
| Acquisition time             |                     |                                                                                                          | 325        |         |      | nSec    |
| Maximum through              | out rate            | 20 MHz SCLK                                                                                              |            |         | 1.0  | MHz     |
| Aperture delay               |                     |                                                                                                          |            | 5       |      | nsec    |
| Step response                |                     |                                                                                                          |            | 150     |      | nsec    |
| Over voltage recov           | very                |                                                                                                          |            | 150     |      | nsec    |
| DYNAMIC CHARA                | ACTERISTICS         |                                                                                                          |            |         |      |         |
| Total harmonic dis           | tortion (4)         | 100 kHz                                                                                                  |            | -80     |      | dB      |
| Signal-to-noise rat          | io                  | 100 kHz                                                                                                  | 60         |         |      | dB      |
| Signal-to-noise + c          | listortion          | 100 kHz                                                                                                  | 60         |         |      |         |
| Spurious free dyna           | amic range          | 100 kHz                                                                                                  |            | 82      |      | dB      |
| Full power bandwi            | dth                 | At –3 dB                                                                                                 |            | 47      |      | MHz     |
| ·                            |                     | Any off-channel with 100kHz, Full-scale input to channel being sampled with DC input.                    |            | -95     |      |         |
| Channel-to-channel crosstalk |                     | From previously sampled to channel with 100kHz, Full-scale input to channel being sampled with DC input. |            | -85     |      | dB      |
| ETERNAL REFER                | ENCE INPUT          |                                                                                                          |            |         |      |         |
| Vref reference volt          | age at REFP         |                                                                                                          | 2.49       | 2.5     | 2.51 | V       |
| Reference resistar           | nce                 |                                                                                                          |            | 100     |      | kΩ      |
| ALARM SETTING                |                     |                                                                                                          |            |         |      |         |
| Higher threshold ra          | ange                |                                                                                                          | 000        |         | FFC  | Hex     |
| Lower threshold ra           |                     |                                                                                                          | 000        |         | FFC  | Hex     |
| DIGITAL INPUT/O              | UTPUT               |                                                                                                          |            |         |      |         |
| Logic family                 |                     | CMOS                                                                                                     |            |         |      |         |
|                              | V <sub>IH</sub>     |                                                                                                          | 0.7*(+VBD) |         |      |         |
|                              | V <sub>IL</sub>     | +VBD = 5 V                                                                                               | , ,        |         | 0.8  |         |
| Logic level                  | V <sub>IL</sub>     | +VBD = 3 V                                                                                               |            |         | 0.4  | V       |
| 9                            | V <sub>OH</sub>     | At I <sub>source</sub> = 200 μA                                                                          | Vdd-0.2    |         |      |         |
|                              | V <sub>OL</sub>     | At I <sub>sink</sub> = 200 μA                                                                            | 0.4        |         |      |         |
| Data format MSB f            |                     | Jink 1                                                                                                   | MSI        | B First |      |         |
|                              | REQUIREMENTS        |                                                                                                          |            |         |      |         |
| +VA supply voltage           |                     |                                                                                                          | 2.7        | 3.3     | 5.25 | V       |
| +VBD supply volta            |                     |                                                                                                          | 1.7        | 3.3     | 5.25 | V       |
| 23117                        | <u> </u>            | At +VA = 2.7 to 3.6 V and 1MHz throughput                                                                |            | 1.8     |      | mA      |
|                              |                     | At +VA = 2.7 to 3.6 V static state                                                                       |            | 1.05    | 1    | mA      |
| Supply current (normal mode) |                     | At +VA = 4.7 to 5.25 V and 1 MHz throughput                                                              |            | 2.3     | 3    | mA      |
|                              |                     | At +VA = 4.7 to 5.25 V static state                                                                      |            | 1.1     | 1.5  | mA      |
| Power-down state             | supply current      |                                                                                                          |            | 1       |      | μΑ      |
| +VBD supply curre            | ,                   | +VA = 5.25V, f <sub>s</sub> = 1MHz                                                                       |            | 1       |      | mΑ      |
| Power-up time                |                     | 5                                                                                                        |            |         | 1    | μSec    |
|                              | s after power up or |                                                                                                          |            |         | 1    | Numbers |

<sup>(4)</sup> Calculated on the first nine harmonics of the input frequency.

<u>₩豐梅♥₹DS7952SBDBTC4"供应商</u>

SLAS605-JUNE 2008

# **ELECTRICAL CHARACTERISTICS, ADS7954/55/56/57 (continued)**

+VA = 2.7 V to 5.25 V, +VBD = 1.7 V to 5.25 V,  $T_A = -40 ^{\circ}\text{C}$  to  $125 ^{\circ}\text{C}$ ,  $f_{\text{sample}} = 1 \text{ MHz}$  (unless otherwise noted)

| PARAMETER             | TEST CONDITIONS | MIN | TYP MAX | UNIT |
|-----------------------|-----------------|-----|---------|------|
| TEMPERATURE RANGE     |                 |     |         |      |
| Specified performance |                 | -40 | 125     | °C   |

# **ELECTRICAL CHARACTERISTICS, ADS7958/59/60/61**

+VA = 2.7 V to 5.25 V, +VBD = 1.7 V to 5.25 V,  $T_A = -40 ^{\circ}\text{C}$  to 125 °C,  $f_{sample} = 1 \text{ MHz}$  (unless otherwise noted)

| PARAMETER                            | TEST CONDITIONS                                                                                          | MIN   | TYP             | MAX             | UNIT               |  |
|--------------------------------------|----------------------------------------------------------------------------------------------------------|-------|-----------------|-----------------|--------------------|--|
| ANALOG INPUT                         |                                                                                                          |       |                 | '               |                    |  |
| Full (1)                             | Range 1                                                                                                  | 0     |                 | Vref            | V                  |  |
| Full-scale input span <sup>(1)</sup> | Range 2                                                                                                  | 0     |                 | 2*Vref          | V                  |  |
| Absolute input range                 | Range 1                                                                                                  | -0.20 |                 | VREF<br>+0.20   | V                  |  |
| Absolute input range                 | Range 2                                                                                                  | -0.20 |                 | 2*VREF<br>+0.20 | V                  |  |
| Input capacitance                    |                                                                                                          |       | 15              |                 | ρF                 |  |
| Input leakage current                | T <sub>A</sub> = 125°C                                                                                   |       | 61              |                 | nA                 |  |
| SYSTEM PERFORMANCE                   |                                                                                                          |       |                 |                 |                    |  |
| Resolution                           |                                                                                                          |       | 8               |                 | Bits               |  |
| No missing codes                     |                                                                                                          | 8     |                 |                 | Bits               |  |
| Integral linearity                   |                                                                                                          | -0.3  | ±0.1            | 0.3             | LSB <sup>(2)</sup> |  |
| Differential linearity               |                                                                                                          | -0.3  | ±0.1            | 0.3             | LSB                |  |
| Offset error <sup>(3)</sup>          |                                                                                                          | -0.5  | ±0.2            | 0.5             | LSB                |  |
| Gain error                           | Range 1                                                                                                  | -0.6  | ±0.1            | 0.6             | LCD                |  |
| Gain enor                            | Range 2                                                                                                  |       | 6 ±0.1<br>±0.1  |                 | LSB                |  |
| SAMPLING DYNAMICS                    |                                                                                                          |       |                 |                 |                    |  |
| Conversion time                      | 20 MHz SCLK                                                                                              |       |                 | 800             | nSec               |  |
| Acquisition time                     |                                                                                                          | 325   |                 |                 | nSec               |  |
| Maximum throughput rate              | 20 MHz SCLK                                                                                              |       |                 | 1.0             | MHz                |  |
| Aperture delay                       |                                                                                                          |       | 5               |                 | nsec               |  |
| Step response                        |                                                                                                          |       | 150             |                 | nsec               |  |
| Over voltage recovery                |                                                                                                          |       | 150             |                 | nsec               |  |
| DYNAMIC CHARACTERISTICS              |                                                                                                          |       |                 |                 |                    |  |
| Total harmonic distortion (4)        | 100 kHz                                                                                                  |       | <del>-</del> 75 |                 | dB                 |  |
| Signal-to-noise ratio                | 100 kHz                                                                                                  | 49    |                 |                 | dB                 |  |
| Signal-to-noise + distortion         | 100 kHz                                                                                                  | 49    | -               |                 |                    |  |
| Spurious free dynamic range          | 100 kHz                                                                                                  |       | -78             |                 | dB                 |  |
| Full power bandwidth                 | At –3 dB                                                                                                 |       | 47              |                 | MHz                |  |
|                                      | Any off-channel with 100kHz, Full-scale input to channel being sampled with DC input.                    |       | -95             |                 |                    |  |
| Channel-to-channel crosstalk         | From previously sampled to channel with 100kHz, Full-scale input to channel being sampled with DC input. |       | -85             |                 | dB                 |  |
| ETERNAL REFERENCE INPUT              |                                                                                                          |       |                 | ·               |                    |  |
| Vref reference voltage at REFP       |                                                                                                          | 2.49  | 2.5             | 2.51            | V                  |  |
| Reference resistance                 |                                                                                                          |       | 100             |                 | kΩ                 |  |

<sup>(1)</sup> Ideal input span; does not include gain or offset error.

<sup>(2)</sup> LSB means Least Significant Bit.

<sup>(3)</sup> Measured relative to an ideal full-scale input

<sup>(4)</sup> Calculated on the first nine harmonics of the input frequency.

SL参销+从内容的\$28BDBTC4"供应商



www.ti.com

# **ELECTRICAL CHARACTERISTICS, ADS7958/59/60/61 (continued)**

+VA = 2.7 V to 5.25 V, +VBD = 1.7 V to 5.25 V,  $T_A = -40 ^{\circ}\text{C}$  to 125 °C,  $f_{sample} = 1 \text{ MHz}$  (unless otherwise noted)

| PA                  | ARAMETER               | TEST CONDITIONS                             | MIN        | TYP     | MAX  | UNIT    |
|---------------------|------------------------|---------------------------------------------|------------|---------|------|---------|
| ALARM SETTI         | NG                     |                                             |            |         |      |         |
| Higher threshol     | ld range               |                                             | 000        |         | FF   | Hex     |
| Lower threshold     | d range                |                                             | 000        |         | FF   | Hex     |
| DIGITAL INPU        | T/OUTPUT               |                                             | 1          |         |      |         |
| Logic family        |                        | CMOS                                        |            |         |      |         |
|                     | V <sub>IH</sub>        |                                             | 0.7*(+VBD) |         |      |         |
|                     | V <sub>IL</sub>        | +VBD = 5 V                                  |            |         | 0.8  |         |
| Logic level         | V <sub>IL</sub>        | +VBD = 3 V                                  |            |         | 0.4  | V       |
|                     | V <sub>OH</sub>        | At I <sub>source</sub> = 200 μA             | Vdd-0.2    |         |      |         |
|                     | V <sub>OL</sub>        | At I <sub>sink</sub> = 200 μA               | 0.4        |         |      |         |
| Data format         |                        |                                             | MSI        | 3 First |      |         |
| POWER SUPP          | LY REQUIREMENTS        |                                             |            |         |      |         |
| +VA supply vol      | tage                   |                                             | 2.7        | 3.3     | 5.25 | V       |
| +VBD supply v       | oltage                 |                                             | 1.7        | 3.3     | 5.25 | V       |
|                     |                        | At +VA = 2.7 to 3.6 V and 1MHz throughput   |            | 1.8     |      | mA      |
| Committee accomment | (                      | At +VA = 2.7 to 3.6 V static state          |            | 1.05    |      | mA      |
| Supply current      | (normal mode)          | At +VA = 4.7 to 5.25 V and 1 MHz throughput |            | 2.3     | 3    | mA      |
|                     |                        | At +VA = 4.7 to 5.25 V static state         |            | 1.1     | 1.5  | mA      |
| Power-down sta      | ate supply current     |                                             |            | 1       |      | μΑ      |
| +VBD supply c       | urrent                 | +VA = 5.25V, f <sub>s</sub> = 1MHz          |            | 1       |      | mA      |
| Power-up time       |                        |                                             |            |         | 1    | μSec    |
| Invalid convers     | ions after power up or |                                             |            |         | 1    | Numbers |
| TEMPERATUR          | RE RANGE               |                                             | -          |         |      |         |
| Specified perfo     | rmance                 |                                             | -40        |         | 125  | °C      |

# TIMING REQUIREMENTS (see Figure 43, Figure 44, Figure 45, and Figure 46)

All specifications typical at -40°C to 125°C, +VA = 2.7 V to 5.25 V (unless otherwise specified)

|                   | PARAMETER                                                                          | TEST CONDITIONS (1)(2) | MIN | TYP | MAX | UNIT  |
|-------------------|------------------------------------------------------------------------------------|------------------------|-----|-----|-----|-------|
|                   |                                                                                    | +VBD = 1.8 V           |     |     | 16  |       |
| t <sub>conv</sub> | Conversion time                                                                    | +VBD = 3 V             |     |     | 16  | SCLK  |
|                   |                                                                                    | +VBD = 5 V             |     |     | 16  |       |
|                   |                                                                                    | +VBD = 1.8 V           | 40  |     |     |       |
| $t_q$             | Minimum quiet sampling time needed from bus<br>3-state to start of next conversion | +VBD = 3 V             | 40  |     |     | ns    |
|                   | 3 state to start of flext conversion                                               | +VBD = 5 V             | 40  |     |     |       |
|                   |                                                                                    | +VBD = 1.8 V           |     |     | 38  |       |
| t <sub>d1</sub>   | Delay time, $\overline{\text{CS}}$ low to first data (DO-15) out                   | +VBD = 3 V             |     |     | 27  | 27 ns |
|                   |                                                                                    | +VBD = 5 V             |     |     | 17  |       |
|                   |                                                                                    | +VBD = 1.8 V           |     |     | 8   |       |
| t <sub>su1</sub>  | Setup time, $\overline{\text{CS}}$ low to first rising edge of SCLK                | +VBD = 3 V             |     |     | 6   | ns    |
|                   |                                                                                    | +VBD = 5 V             |     |     | 4   |       |
|                   |                                                                                    | +VBD = 1.8 V           |     |     | 35  |       |
| t <sub>d2</sub>   | Delay time, SCLK falling to SDO next data bit valid                                | +VBD = 3 V             |     |     | 27  | ns    |
| ı                 |                                                                                    | +VBD = 5 V             |     |     | 17  |       |

<sup>(1) 1.8</sup>V specifications apply from 1.7V to 1.9V, 3V specifications apply from 2.7V to 3.6V, 5V specifications apply from 4.75V to 5.25V.

<sup>(2)</sup> With 50-pF load



<u>₩豐</u>鹄•风D\$7952\$BDBTC4"供应商

# TIMING REQUIREMENTS (see Figure 43, Figure 44, Figure 45, and Figure 46) (continued)

All specifications typical at -40°C to 125°C, +VA = 2.7 V to 5.25 V (unless otherwise specified)

|                  | PARAMETER                                                     | TEST CONDITIONS <sup>(1)(2)</sup> | MIN | TYP | MAX | UNIT |
|------------------|---------------------------------------------------------------|-----------------------------------|-----|-----|-----|------|
|                  |                                                               | +VBD = 1.8 V                      | 7   |     |     |      |
| t <sub>h1</sub>  | Hold time, SCLK falling to SDO data bit valid                 | +VBD = 3 V                        | 5   |     |     | ns   |
|                  |                                                               | +VBD = 5 V                        | 3   |     |     |      |
|                  |                                                               | +VBD = 1.8 V                      |     |     | 26  |      |
| t <sub>d3</sub>  | Delay time, 16 <sup>th</sup> SCLK falling edge to SDO 3-state | +VBD = 3 V                        |     |     | 22  | ns   |
|                  |                                                               | +VBD = 5 V                        |     |     | 13  |      |
|                  |                                                               | +VBD = 1.8 V                      |     |     | 2   |      |
| t <sub>su2</sub> | Setup time, SDI valid to rising edge of SCLK                  | +VBD = 3 V                        |     |     | 3   | ns   |
|                  |                                                               | +VBD = 5 V                        |     |     | 4   |      |
| t <sub>h2</sub>  |                                                               | +VBD = 1.8 V                      | 12  |     |     |      |
|                  | Hold time, rising edge of SCLK to SDI valid                   | +VBD = 3 V                        | 10  |     |     | ns   |
|                  |                                                               | +VBD = 5 V                        | 6   |     |     |      |
|                  |                                                               | +VBD = 1.8 V                      | 20  |     |     | ns   |
| t <sub>w1</sub>  | Pulse duration CS high                                        | +VBD = 3 V                        | 20  |     | ns  |      |
|                  |                                                               | +VBD = 5 V                        | 20  |     |     |      |
|                  |                                                               | +VBD = 1.8 V                      |     |     | 24  | ns   |
| t <sub>d4</sub>  | Delay time CS high to SDO 3-state                             | +VBD = 3 V                        |     |     | 21  | ns   |
|                  |                                                               | +VBD = 5 V                        |     |     | 12  |      |
|                  |                                                               | +VBD = 1.8 V                      | 20  |     |     |      |
| t <sub>wh</sub>  | Pulse duration SCLK high                                      | +VBD = 3 V                        | 20  |     |     | ns   |
|                  |                                                               | +VBD = 5 V                        | 20  |     |     |      |
|                  |                                                               | +VBD = 1.8 V                      | 20  |     |     |      |
| t <sub>wl</sub>  | Pulse duration SCLK low                                       | +VBD = 3 V                        | 20  |     |     | ns   |
|                  |                                                               | +VBD = 5 V                        | 20  |     |     |      |
|                  |                                                               | +VBD = 1.8 V                      |     |     | 20  |      |
|                  | Frequency SCLK                                                | +VBD = 3 V                        |     |     | 20  | MHz  |
|                  |                                                               | +VBD = 5 V                        |     |     | 20  |      |

#### **DEVICE INFORMATION**

### PIN CONFIGURATION (TOP VIEW)







### **TERMINAL FUNCTIONS**

|                               | DEVIC                         | E NAME                        |                               |          |     |                                 |
|-------------------------------|-------------------------------|-------------------------------|-------------------------------|----------|-----|---------------------------------|
| ADS7953<br>ADS7957<br>ADS7961 | ADS7952<br>ADS7956<br>ADS7960 | ADS7951<br>ADS7955<br>ADS7959 | ADS7950<br>ADS7954<br>ADS7958 | PIN NAME | 1/0 | FUNCTION                        |
|                               |                               | NO.                           |                               |          |     |                                 |
| REFERENCE                     |                               |                               |                               |          |     |                                 |
| 4                             | 4                             | 4                             | 4                             | REFP     | I   | Reference input                 |
| 3                             | 3                             | 3                             | 3                             | REFM     | I   | Reference ground                |
| ADC ANALO                     | G INPUT                       |                               |                               |          |     |                                 |
| 8                             | 8                             | 8                             | 8                             | AINP     | I   | Signal input to ADC             |
| 9                             | 9                             | 9                             | 9                             | AINM     | I   | ADC input ground                |
| MULTIPLEX                     | ER                            |                               |                               |          |     |                                 |
| 7                             | 7                             | 7                             | 7                             | MXO      | 0   | Multiplexer output              |
| 28                            | 28                            | 20                            | 20                            | Ch0      | I   | Analog channels for multiplexer |
| 27                            | 27                            | 19                            | 18                            | Ch1      | I   |                                 |
| 26                            | 26                            | 18                            | 14                            | Ch2      | I   |                                 |
| 25                            | 25                            | 17                            | 12                            | Ch3      | I   |                                 |
| 24                            | 24                            | 14                            | -                             | Ch4      | I   |                                 |
| 23                            | 23                            | 13                            | -                             | Ch5      | I   |                                 |
| 22                            | 22                            | 12                            | -                             | Ch6      | I   |                                 |
| 21                            | 21                            | 11                            | -                             | Ch7      | I   |                                 |
| 18                            | 18                            | -                             | -                             | Ch8      | I   |                                 |
| 17                            | 17                            | -                             | -                             | Ch9      | ı   |                                 |
| 16                            | 16                            | -                             | -                             | Ch10     | I   |                                 |
| 15                            | 15                            | -                             | -                             | Ch11     | I   |                                 |
| 14                            | -                             | -                             | -                             | Ch12     | I   |                                 |
| 13                            | -                             | •                             | -                             | Ch13     | I   |                                 |
| 12                            | -                             | -                             | -                             | Ch14     | ı   |                                 |
| 11                            | -                             | ı                             | ı                             | Ch15     | I   |                                 |
| DIGITAL CO                    | NTROL SIGN                    | NALS                          |                               |          |     |                                 |
| 31                            | 31                            | 23                            | 23                            | CS       | I   | Chip select input               |



SLAS605-JUNE 2008

# **TERMINAL FUNCTIONS (continued)**

|                               | DEVIC                         | E NAME                        |                               |                                    |            |                                                                                     |  |  |  |
|-------------------------------|-------------------------------|-------------------------------|-------------------------------|------------------------------------|------------|-------------------------------------------------------------------------------------|--|--|--|
| ADS7953<br>ADS7957<br>ADS7961 | ADS7952<br>ADS7956<br>ADS7960 | ADS7951<br>ADS7955<br>ADS7959 | ADS7950<br>ADS7954<br>ADS7958 | PIN NAME                           | I/O        | FUNCTION                                                                            |  |  |  |
|                               | PIN                           | NO.                           |                               |                                    |            |                                                                                     |  |  |  |
| 32                            | 32                            | 24                            | 24                            | SCLK                               | I          | Serial clock input                                                                  |  |  |  |
| 33                            | 33                            | 25                            | 25                            | SDI                                | 1          | Serial data input                                                                   |  |  |  |
| 34                            | 34                            | 26                            | 26                            | SDO                                | 0          | Serial data output                                                                  |  |  |  |
| GENERAL P<br>programming      |                               | PUTS / OUTP                   | UTS: These p                  | ins have progran                   | nmable dua | al functionality. Refer to Table 8 for functionality                                |  |  |  |
| 37                            | 37                            | 29                            | 29                            | GPIO0                              | I/O        | General purpose input or output                                                     |  |  |  |
|                               |                               |                               |                               | High alarm or<br>High/Low<br>alarm | 0          | Active high output indicating high alarm or high/low alarm depending on programming |  |  |  |
| 38                            | 38                            | 30                            | 30                            | GPIO1                              | I/O        | General purpose input or output                                                     |  |  |  |
|                               |                               |                               |                               | Low alarm                          | 0          | Active high output indicating low alarm                                             |  |  |  |
| 1                             | 1                             | 1                             | 1                             | GPIO2                              | I/O        | General purpose input or output                                                     |  |  |  |
|                               |                               |                               |                               | Range                              | I          | Selects range: High -> Range 2 / Low -> Range 1                                     |  |  |  |
| 2                             | 2                             | 2                             | 2                             | GPIO3                              | I/O        | General purpose input or output                                                     |  |  |  |
|                               |                               |                               |                               | PD                                 | 1          | Active low power down input                                                         |  |  |  |
| POWER SU                      | PPLY AND G                    | ROUND                         |                               |                                    |            |                                                                                     |  |  |  |
| 5, 29                         | 5, 29                         | 5, 21                         | 5, 21                         | +VA                                | _          | Analog power supply                                                                 |  |  |  |
| 6, 10 19,<br>20, 30           | 6, 10 19,<br>20, 30           | 6, 10, 22                     | 6, 10, 22                     | AGND                               |            | Analog ground                                                                       |  |  |  |
| 36                            | 36                            | 28                            | 28                            | +VBD                               | _          | Digital I/O supply                                                                  |  |  |  |
| 35                            | 35                            | 27                            | 27                            | BDGND                              | _          | Digital ground                                                                      |  |  |  |
| NC PINS                       |                               |                               |                               |                                    |            |                                                                                     |  |  |  |
| _                             | 11, 12, 13,<br>14             | 15, 16                        | 11, 13, 15,<br>16, 17, 19     | _                                  | _          | Pins internally not connected, do not float these pins                              |  |  |  |



# TYPICAL CHARATERISTICS (all ADS79XX Family Devices)





# TYPICAL CHARACTERISTICS (12-Bit Devices Only)





# TYPICAL CHARACTERISTICS (12-Bit Devices Only) (continued)





# TYPICAL CHARACTERISTICS (12-Bit Devices Only) (continued)





# TYPICAL CHARACTERISTICS (12-Bit Devices Only) (continued)





# TYPICAL CHARACTERISTICS (12-Bit Devices Only)



Figure 40.



Figure 41.



Figure 42.



**INSTRUMENTS** 

#### **DETAILED DESCRIPTION**

#### **DEVICE OPERATION**

The ADS7950 to ADS7961 are 12/10/8-bit multichannel devices. Figure 43, Figure 44, Figure 45, and Figure 46 show device operation timing. Device operation is controlled with CS, SCLK, and SDI. The device outputs its data on SDO.



Figure 43. Device Operation Timing Diagram

Each frame begins with the falling edge of  $\overline{CS}$ . With the falling edge of  $\overline{CS}$ , the input signal from the selected channel is sampled, and the conversion process is initiated. The device outputs data while the conversion is in progress. The 16-bit data word contains a 4-bit channel address, followed by a 12-bit conversion result in MSB first format. There is an option to read the GPIO status instead of the channel address. (Refer to Table 1, Table 2, and Table 5 for more details.)

The device selects a new multiplexer channel on the second SCLK falling edge. The acquisition phase starts on the fourteenth SCLK rising edge. On the next  $\overline{\text{CS}}$  falling edge the acquisition phase will end, and the device starts a new frame.

The device has four *General Purpose IO* (GPIO) pins. These four pins can be individually programmed as GPO or GPI. It is also possible to use them for preassigned functions, refer to Table 10. GPO data can be written into the device through the SDI line. The device refreshes the GPO data on the  $\overline{CS}$  falling edge as per the SDI data written in previous frame.

Similarly the device latches GPI status on the  $\overline{\text{CS}}$  falling edge and outputs the GPI data on the SDO line (if GPI read is enabled by writing DI04=1 in the previous frame) in the same frame starting with the  $\overline{\text{CS}}$  falling edge.





Figure 44. Serial Interface Timing Diagram for 12-Bit Devices (ADS7950/51/52/53)



Figure 45. Serial Interface Timing Diagram for 10-Bit Devices (ADS7954/55/56/57)



Figure 46. Serial Interface Timing Diagram for 8-Bit Devices (ADS7958/59/60/61)

The falling edge of  $\overline{\text{CS}}$  clocks out DO-15 (first bit of the four bit channel address), and remaining address bits are clocked out on every falling edge of SCLK until the third falling edge. The conversion result MSB is clocked out on the 4th SCLK falling edge and LSB on the 15th/13th/11th falling edge respectively for 12/10/8-bit devices. On the 16th falling edge of SCLK, SDO goes to the 3-state condition. The conversion ends on the 16th falling edge of SCLK.

The device reads a sixteen bit word on the SDI pin while it outputs the data on the SDO pin. SDI data is latched on every rising edge of SCLK starting with the 1st clock as shown in Figure 44, Figure 45, and Figure 46.

CS can be asserted (pulled high) only after 16 clocks have elapsed.

<u>\$L参销#从内容9982SBDBTC4"供应商</u>



www.ti.com

The device has two (high and low) programmable alarm thresholds per channel. If the input crosses these limits; the device flags out an alarm on GPIO0/GPIO1 depending on the GPIO program register settings (refer to Table 10). The alarm is asserted (under the alarm conditions) on the 12th falling edge of SCLK in the same frame when a data conversion is in progress. The alarm output is reset on the 10th falling edge of SCLK in the next frame.

The device offers a power-down feature to save power when not in use. There are two ways to powerdown the device. It can be powered down by writing DI05 = 1 in the mode control register (refer to Table 1, Table 2, and Table 5); in this case the device powers down on the 16th falling edge of SCLK in the next data frame. Another way to powerdown the device is through GPIO. GPIO3 can act as the  $\overline{PD}$  input (refer to Table 10, to assign this functionality to  $\overline{GPIO3}$ ). This is an asynchronous and active low input. The device powers down instantaneously after  $\overline{GPIO3}$  ( $\overline{PD}$ ) = 0. The device will power up again on the  $\overline{CS}$  falling edge with  $\overline{DIO5}$  = 0 in the mode control register and  $\overline{GPIO3}$  ( $\overline{PD}$ ) = 1.

### **CHANNEL SEQUENCING MODES**

There are three modes for channel sequencing, namely *Manual mode*, *Auto-1 mode*, *Auto-2 mode*. Mode selection is done by writing into the *control register* (refer to Table 1, Table 2, and Table 5). A new multiplexer channel is selected on the second falling edge of SCLK (as shown in Figure 43) in all three modes.

**Manual mode:** When configured to operate in Manual mode, the next channel to be selected is programmed in each frame and the device selects the programmed channel in the next frame. On powerup or after reset the default channel is 'Channel-0' and the device is in Manual mode.

**Auto-1 mode:** In this mode the device scans pre-programmed channels in ascending order. A new multiplexer channel is selected every frame on the second falling edge of SCLK. There is a separate 'program register' for pre-programming the channel sequence. Table 3 and Table 4 show Auto-1 'program register' settings.

Once programmed the device retains 'program register' settings until the device is powered down, reset, or reprogrammed. It is allowed to exit and re-enter the Auto-1 mode any number of times without disturbing 'program register' settings.

The Auto-1 program register is reset to FFFF/FF/FF/F hex for the 16/12/8/4 channel devices respectively upon device powerup or reset; implying the device scans all channels in ascending order.

**Auto-2 mode:** In this mode the user can configure the program register to select the last channel in the scan sequence. The device scans all channels from channel 0 up to and including the last channel in ascending order. The multiplexer channel is selected every frame on the second falling edge of SCLK. There is a separate 'program register' for pre-programming of the last channel in the sequence (multiplexer depth). Table 6 lists the 'Auto-2 prog' register settings for selection of the last channel in the sequence.

Once programmed the device retains program register settings until the device is powered down, reset, or reprogrammed. It is allowed to exit and re-enter Auto-2 mode any number of times, without disturbing the 'program register' settings.

On powerup or reset the bits D9-D6 of the Auto-2 program register are reset to F/B/7/3 hex for the 16/12/8/4 channel devices respectively; implying the device scans all channels in ascending order.

#### DEVICE PROGRAMMING AND MODE CONTROL

The following section describes device programming and mode control. These devices feature two types of registers to configure and operate the devices in different modes. These registers are referred as 'Configuration Registers'. There are two types of 'Configuration Registers' namely 'Mode control registers' and 'Program registers'.

### **Mode Control Register**

A 'Mode control register' is configured to operate the device in one of three channel sequencing modes, namely Manual mode, Auto-1 Mode, Auto-2 Mode. It is also used to control user programmable features like range selection, device power-down control, GPIO read control, and writing output data into the GPIO.



**™響簡™**DS7952SBDBTC4"供应商

SLAS605-JUNE 2008

### **Program Registers**

The 'Program registers' are used for device configuration settings and are typically programmed once on powerup or after device reset. There are different program registers such as 'Auto-1 mode programming' for pre-programming the channel sequence, 'Auto-2 mode programming' for selection of the last channel in the sequence, 'Alarm programming' for all 16 channels (or 12,8,4 channels depending on the device) and GPIO for individual pin configuration as GPI or GPO or a pre-assigned function.

#### **DEVICE POWER-UP SEQUENCE**

The device power-up sequence is shown in Figure 47. Manual mode is the default power-up channel sequencing mode and Channel-0 is the first channel by default. As explained previously, these devices offer Program Registers to configure user programmable features like GPIO, Alarm, and to pre-program the channel sequence for Auto modes. At 'powerup or on reset' these registers are set to the default values listed in Table 1 to Table 10. It is recommended to program these registers on powerup or after reset. Once configured; the device is ready to use in any of the three channel sequencing modes namely Manual, Auto-1, and Auto-2.





- (1) The device continues its operation in Manual mode channel 0 through out the programming sequence and outputs valid conversion results. It is possible to change channel, range, GPIO by inserting extra frames in between two programming blocks. It is also possible to bypass any programming block if the user does not intent to use that feature.
- (2) It is possible to reprogram the device at any time during operation, regardless of what mode the device is in. During programming the device continues its operation in whatever mode it is in and outputs valid data.

Figure 47. Device Power-Up Sequence

#### **OPERATING IN MANUAL MODE**

The details regarding entering and running in Manual channel sequencing mode are illustrated in Figure 48. Table 1 lists the Mode Control Register settings for Manual mode in detail. Note that there are no Program Registers for manual mode.



<u>₩豐梅•汎D\$7952\$BDBTG4"供应商</u>



Figure 48. Entering and Running in Manual Channel Sequencing Mode

SL全領+火火52982SBDBTC4"供应商



www.ti.com

# Table 1. Mode Control Register Settings for Manual Mode

|         | DECET          |                |                                                                                                                                                                          | DESCI                                                                                                        | RIPTION        |                               |  |  |  |
|---------|----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------------|-------------------------------|--|--|--|
| BITS    | RESET<br>STATE | LOGIC<br>STATE |                                                                                                                                                                          |                                                                                                              |                |                               |  |  |  |
| DI15-12 | 0001           | 0001           | Selects Manual Mo                                                                                                                                                        | ode                                                                                                          |                |                               |  |  |  |
| DI11    | 0              | 1              | Enables programm                                                                                                                                                         | Enables programming of bits DI06-00.                                                                         |                |                               |  |  |  |
|         |                | 0              | Device retains valu                                                                                                                                                      | ues of DI06-00 from the p                                                                                    | revious frame. |                               |  |  |  |
| DI10-07 | 0000           |                |                                                                                                                                                                          | e address of the next cha<br>s channel- 0, 0001 repres                                                       |                | next frame. DI10: MSB and     |  |  |  |
| DI06    | 0              | 0              | Selects 2.5V i/p ra                                                                                                                                                      | nge (Range 1)                                                                                                |                |                               |  |  |  |
|         |                | 1              | Selects 5V i/p range (Range 2)                                                                                                                                           |                                                                                                              |                |                               |  |  |  |
| DI05    | 0              | 0              | Device normal ope                                                                                                                                                        | eration (no powerdown)                                                                                       |                |                               |  |  |  |
|         |                | 1              | Device powers do                                                                                                                                                         | wn on 16th SCLK falling                                                                                      | edge           |                               |  |  |  |
| DI04    | 0              | 0              |                                                                                                                                                                          | SDO outputs current channel address of the channel on DO1512 followed by 12 bit conversion result on DO1100. |                |                               |  |  |  |
|         |                | 1              | GPIO3-GPIO0 data (both input and output) is mapped onto DO15-DO12 in the order show Lower data bits DO11-DO00 represent 12-bit conversion result of the current channel. |                                                                                                              |                |                               |  |  |  |
|         |                |                | DOI5                                                                                                                                                                     | DOI4                                                                                                         | DOI3           | DOI2                          |  |  |  |
|         |                |                | GPIO3                                                                                                                                                                    | GPIO2                                                                                                        | GPIO1          | GPIO0                         |  |  |  |
| DI03-00 | 0000           |                |                                                                                                                                                                          | nfigured as output. Device ding GPIO information is                                                          |                | e channel which is configured |  |  |  |
|         |                |                | DI03                                                                                                                                                                     | DI02                                                                                                         | DI01           | DI00                          |  |  |  |
|         |                |                | GPIO3                                                                                                                                                                    | GPIO2                                                                                                        | GPIO1          | GPIO0                         |  |  |  |



#### **OPERATING IN AUTO-1 MODE**

The details regarding entering and running in Auto-1 channel sequencing mode are illustrated in the flowchart in Figure 49. Table 2 lists the Mode Control Register settings for Auto-1 mode in detail.



Figure 49. Entering and Running in Auto-1 Channel Sequencing Mode

SL全領+火火52982SBDBTC4"供应商



www.ti.com

# Table 2. Mode Control Register Settings for Auto-1 Mode

|         | D=0==          |                |                                        | DESC                                                                                                         | RIPTION                                                |                                                |  |  |  |  |  |
|---------|----------------|----------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------|--|--|--|--|--|
| BITS    | RESET<br>STATE | LOGIC<br>STATE | FUNCTION                               |                                                                                                              |                                                        |                                                |  |  |  |  |  |
| DI15-12 | 0001           | 0010           | Selects Auto-1 Mod                     | le                                                                                                           |                                                        |                                                |  |  |  |  |  |
| DI11    | 0              | 1              | Enables programming of bits DI10-00.   |                                                                                                              |                                                        |                                                |  |  |  |  |  |
|         |                | 0              | Device retains value                   | es of DI10-00 from prev                                                                                      | ious frame.                                            |                                                |  |  |  |  |  |
| DI10    | 0              | 1              | The channel counter                    | er is reset to the lowest                                                                                    | programmed channel in the                              | e Auto-1 Program Register                      |  |  |  |  |  |
|         |                | 0              | The channel counte                     | er increments every con                                                                                      | version (No reset)                                     |                                                |  |  |  |  |  |
| DI09-07 | 000            | xxx            | Do not care                            |                                                                                                              |                                                        |                                                |  |  |  |  |  |
| DI06    | 0              | 0              | Selects 2.5V i/p ran                   | Selects 2.5V i/p range (Range 1)                                                                             |                                                        |                                                |  |  |  |  |  |
|         |                | 1              | Selects 5V i/p range (Range 2)         |                                                                                                              |                                                        |                                                |  |  |  |  |  |
| DI05    | 0              | 0              | Device normal operation (no powerdown) |                                                                                                              |                                                        |                                                |  |  |  |  |  |
|         |                | 1              | Device powers dow                      | n on the 16th SCLK fall                                                                                      | ing edge                                               |                                                |  |  |  |  |  |
| DI04    | 0              | 0              |                                        | SDO outputs current channel address of the channel on DO1512 followed by 12-bit conversion result on DO1100. |                                                        |                                                |  |  |  |  |  |
|         |                | 1              |                                        |                                                                                                              | is mapped onto DO15-DO<br>oit conversion result of the | 012 in the order shown below. current channel. |  |  |  |  |  |
|         |                |                | DO15                                   | DO14                                                                                                         | DO13                                                   | DO12                                           |  |  |  |  |  |
|         |                |                | GPIO3                                  | GPIO2                                                                                                        | GPIO1                                                  | GPIO0                                          |  |  |  |  |  |
| DI03-00 | 0000           |                |                                        | igured as output. Devicing GPIO information is                                                               |                                                        | e channel which is configured                  |  |  |  |  |  |
|         |                |                | DI03                                   | DI02                                                                                                         | DI01                                                   | DI00                                           |  |  |  |  |  |
|         |                |                | GPIO3                                  | GPIO2                                                                                                        | GPIO1                                                  | GPIO0                                          |  |  |  |  |  |



**//雪街97/DS7952SBDBTG4"供应商** 

SLAS605-JUNE 2008

The Auto-1 Program Register is programmed (once on powerup or reset) to pre-select the channels for the Auto-1 sequence. Auto-1 Program Register programming requires two  $\overline{CS}$  frames for complete programming. In the first  $\overline{CS}$  frame the device enters the Auto-1 register programming sequence and in the second frame it programs the Auto-1 Program Register. Refer to Table 2, Table 3, and Table 4 for complete details.



NOTE: The device continues its operation in selected mode during programming. SDO is valid, however it is not possible to change the range or write GPIO data into the device during programming.

Figure 50. Auto-1 Register Programming Flowchart

Table 3. Program Register Settings for Auto-1 Mode

| DITO    | RESET   | DESCRIPTION        |                                                                                                                                                                                                                                           |  |  |  |  |  |
|---------|---------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| BITS    | STATE   | LOGIC STATE        | FUNCTION                                                                                                                                                                                                                                  |  |  |  |  |  |
| FRAME 1 | FRAME 1 |                    |                                                                                                                                                                                                                                           |  |  |  |  |  |
| DI15-12 | NA      | 1000               | Device enters Auto-1 program sequence. Device programming is done in the next frame.                                                                                                                                                      |  |  |  |  |  |
| DI11-00 | NA      | Do not care        | Do not care                                                                                                                                                                                                                               |  |  |  |  |  |
| FRAME 2 |         |                    |                                                                                                                                                                                                                                           |  |  |  |  |  |
| DI15-00 | All 1s  | 1 (individual bit) | A particular channel is programmed to be selected in the channel scanning sequence. The channel numbers are mapped one-to-one with respect to the SDI bits; e.g. DI15 $\rightarrow$ Ch15, DI14 $\rightarrow$ Ch14 DI00 $\rightarrow$ Ch00 |  |  |  |  |  |
|         |         | 0 (individual bit) | A particular channel is programmed to be skipped in the channel scanning sequence. The channel numbers are mapped one-to-one with respect to the SDI bits; e.g. DI15 $\rightarrow$ Ch15, DI14 $\rightarrow$ Ch14 DI00 $\rightarrow$ Ch00  |  |  |  |  |  |

Table 4. Mapping of Channels to SDI Bits for 16,12,8,4 Channel Devices

| Device <sup>(1)</sup> |      | SDI BITS |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
|-----------------------|------|----------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
|                       | DI15 | DI14     | DI13 | DI12 | DI11 | DI10 | DI09 | DI08 | DI07 | DI06 | DI05 | DI04 | DI03 | DI02 | DI01 | DI00 |
| 16 Chan               | 1/0  | 1/0      | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  |
| 12 Chan               | Χ    | Χ        | Х    | Χ    | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  |
| 8 Chan                | Χ    | Χ        | Х    | Χ    | Х    | X    | Χ    | Х    | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  |
| 4 Chan                | Х    | Х        | Х    | Х    | Х    | Х    | Х    | Х    | Х    | Х    | Х    | Х    | 1/0  | 1/0  | 1/0  | 1/0  |

(1) When operating in Auto-1 mode, the device only scans the channels programmed to be selected.



#### **OPERATING IN AUTO-2 MODE**

The details regarding entering and running in Auto-2 channel sequencing mode are illustrated in Figure 51. Table 5 lists the Mode Control Register settings for Auto-2 mode in detail.



Figure 51. Entering and Running in Auto-2 Channel Sequencing Mode

SLAS605-JUNE 2008

### Table 5. Mode Control Register Settings for Auto-2 Mode

|         | D-0            |                |                                        | DESC                                                    | RIPTION                                              |                                                      |  |  |  |  |
|---------|----------------|----------------|----------------------------------------|---------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|--|--|--|--|
| BITS    | RESET<br>STATE | LOGIC<br>STATE |                                        |                                                         |                                                      |                                                      |  |  |  |  |
| DI15-12 | 0001           | 0011           | Selects Auto-2 Mod                     | de                                                      |                                                      |                                                      |  |  |  |  |
| DI11    | 0              | 1              | Enables programm                       | ing of bits DI10-00.                                    |                                                      |                                                      |  |  |  |  |
|         |                | 0              | Device retains valu                    | ies of DI10-00 from the p                               | previous frame.                                      |                                                      |  |  |  |  |
| DI10    | 0              | 1              | Channel number is                      | reset to Ch-00.                                         |                                                      |                                                      |  |  |  |  |
|         |                | 0              | Channel counter in                     | Channel counter increments every conversion.(No reset). |                                                      |                                                      |  |  |  |  |
| DI09-07 | 000            | xxx            | Do not care                            |                                                         |                                                      |                                                      |  |  |  |  |
| DI06    | 0              | 0              | Selects 2.5V i/p rar                   | Selects 2.5V i/p range (Range 1)                        |                                                      |                                                      |  |  |  |  |
|         |                | 1              | Selects 5V i/p range (Range 2)         |                                                         |                                                      |                                                      |  |  |  |  |
| DI05    | 0              | 0              | Device normal operation (no powerdown) |                                                         |                                                      |                                                      |  |  |  |  |
|         |                | 1              | Device powers dov                      | vn on the 16th SCLK fall                                | ing edge                                             |                                                      |  |  |  |  |
| DI04    | 0              | 0              | SDO outputs the conversion result of   |                                                         | of the channel on DO151                              | 2 followed by the 12-bit                             |  |  |  |  |
|         |                | 1              |                                        |                                                         | is mapped onto DO15-D0<br>12-bit conversion result o | O12 in the order shown below. f the current channel. |  |  |  |  |
|         |                |                | DO15                                   | DO14                                                    | DO13                                                 | DO12                                                 |  |  |  |  |
|         |                |                | GPIO3                                  | GPIO2                                                   | GPIO1                                                | GPIO0                                                |  |  |  |  |
| DI03-00 | 0000           |                |                                        | figured as output. Device<br>g GPIO information is giv  |                                                      | nnel which is configured as                          |  |  |  |  |
|         |                |                | DI03                                   | DI02                                                    | DI01                                                 | DI00                                                 |  |  |  |  |
|         |                |                | GPIO3                                  | GPIO2                                                   | GPIO1                                                | GPIO0                                                |  |  |  |  |

The Auto-2 Program Register is programmed (once on powerup or reset) to pre-select the last channel (or sequence depth) in the Auto-2 sequence. Unlike Auto-1 Program Register programming, Auto-2 Program Register programming requires only 1  $\overline{\text{CS}}$  frame for complete programming. See Figure 52 and Table 6 for complete details.



NOTE: The device continues its operation in the selected mode during programming. SDO is valid, however it is not possible to change the range or write GPIO data into the device during programming.

Figure 52. Auto-2 Register Programming Flowchart

SL全领+从NS29982SBDBTC4"供应商



www.ti.com

### Table 6. Program Register Settings for Auto-2 Mode

| RESET   |       |                | DESCRIPTION                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|---------|-------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| BITS    | STATE | LOGIC<br>STATE | FUNCTION                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| DI15-12 | NA    | 1001           | Auto-2 program register is selected for programming                                                                                                                                                                                                                            |  |  |  |  |  |
| DI11-10 | NA    | Do not care    |                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| DI09-06 | NA    | aaaa           | This 4-bit data represents the address of the last channel in the scanning sequence. During device operation in Auto-2 mode, the channel counter starts at CH-00 and increments every frame until it equals "aaaa". The channel counter roles over to CH-00 in the next frame. |  |  |  |  |  |
| DI05-00 | NA    | Do not care    |                                                                                                                                                                                                                                                                                |  |  |  |  |  |

#### CONTINUED OPERATION IN A SELECTED MODE

Once a device is programmed to operate in one of the modes, the user may want to continue operating in the same mode. Mode Control Register settings to continue operating in a selected mode are detailed in Table 7.

Table 7. Continued Operation in a Selected Mode

|            | RESET   |                | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|------------|---------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| BITS STATE |         | LOGIC<br>STATE | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| DI15-12    | 0001    | 0000           | The device continues to operate in the selected mode. In Auto-1 and Auto-2 modes the channel counter increments normally, whereas in the Manual mode it continues with the last selected channel. The device ignores data on DI11-DI00 and continues operating as per the previous settings. This feature is provided so that SDI can be held low when no changes are required in the Mode Control Register settings. |  |  |  |  |  |
| DI11-00    | All '0' | Device igno    | Device ignores these bits when DI15-12 is set to 0000 logic state                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |

#### PROGRAMMING ALARM THRESHOLDS

There are two Alarm Program Registers per channel, one for setting the high alarm threshold and the other for setting the low alarm threshold. For ease of programming, two alarm programming registers per channel, corresponding to four consecutive channels, are assembled into one group (a total eight registers). There are four such groups for 16 channel devices and 3/2/1 such groups for 12/8/4 channel devices respectively. The grouping of the various channels for each device in the ADS79XX family is listed in Table 8. The details regarding programming the alarm thresholds are illustrated in the flowchart in Figure 53. Table 9 lists the details regarding the Alarm Program Register settings.

**Table 8. Grouping of Alarm Program Registers** 

| GROUP NO. | REGISTERS                                         | APPLICABLE FOR DEVICE                          |
|-----------|---------------------------------------------------|------------------------------------------------|
| 0         | High and low alarm for channel 0, 1, 2, and 3     | ADS795350, ADS795754, ADS796158                |
| 1         | High and low alarm for channel 4, 5, 6, and 7     | ADS795351, ADS795755, ADS796159                |
| 2         | High and low alarm for channel 8, 9, 10, and 11   | ADS7953 and 52, ADS7957 and 56, ADS7961 and 60 |
| 3         | High and low alarm for channel 12, 13, 14, and 15 | ADS7953, ADS7957, ADS7961                      |

Each alarm group requires 9  $\overline{\text{CS}}$  frames for programming their respective alarm thresholds. In the first frame the device enters the programming sequence and in each subsequent frame it programs one of the registers from the group. The device offers a feature to program less than eight registers in one programming sequence. The device exits the alarm threshold programming sequence in the next frame after it encounters the first 'Exit Alarm Program' bit high.

**™響街™DS7952SBDBTG4**"供应商



NOTE: The device continues its operation in selected mode during programming. SDO is valid, however it is not possible to change the range or write GPIO data into the device during programming.

Figure 53. Alarm Program Register Programming Flowchart

**Table 9. Alarm Program Register Settings** 

|                    |                      |             | DESCRIPTION                                                                                   |  |  |  |  |  |  |  |
|--------------------|----------------------|-------------|-----------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| BITS               | BITS RESET STATE     |             | FUNCTION                                                                                      |  |  |  |  |  |  |  |
| FRAME 1            |                      |             |                                                                                               |  |  |  |  |  |  |  |
| DI15-12            | NA                   | 1100        | Device enters 'alarm programming sequence' for group 0                                        |  |  |  |  |  |  |  |
|                    |                      | 1101        | Device enters 'alarm programming sequence' for group 1                                        |  |  |  |  |  |  |  |
|                    |                      | 1110        | 0 Device enters 'alarm programming sequence' for group 2                                      |  |  |  |  |  |  |  |
|                    |                      | 1111        | Device enters 'alarm programming sequence' for group 3                                        |  |  |  |  |  |  |  |
| Note: DI1: format. | 5-12 = 11bb is the a | larm progra | mming request for group bb. Here 'bb' represents the alarm programming group number in binary |  |  |  |  |  |  |  |
| DI11-14            | NA                   | Do not ca   | re                                                                                            |  |  |  |  |  |  |  |
| FRAME 2            | AND ONWARDS          | <u>•</u>    |                                                                                               |  |  |  |  |  |  |  |



### **Table 9. Alarm Program Register Settings (continued)**

|         |                                                                                |                | DESCRIPTION                                                                                                                                                                                                                                                       |  |  |  |  |  |
|---------|--------------------------------------------------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| BITS    | RESET STATE                                                                    | LOGIC<br>STATE | FUNCTION                                                                                                                                                                                                                                                          |  |  |  |  |  |
| DI15-14 | NA                                                                             | СС             | Where "cc" represents the lower two bits of the channel number in binary format. The device programs the alarm for the channel represented by the binary number "bbcc". Note that "bb" is programmed in the first frame.                                          |  |  |  |  |  |
| DI13    | NA                                                                             | 1              | High alarm register selection                                                                                                                                                                                                                                     |  |  |  |  |  |
|         |                                                                                | 0              | Low alarm register selection                                                                                                                                                                                                                                      |  |  |  |  |  |
| DI12    | NA                                                                             | 0              | Continue alarm programming sequence in next frame                                                                                                                                                                                                                 |  |  |  |  |  |
|         |                                                                                | 1              | Exit Alarm Programming in the next frame. Note: If the alarm programming sequence is not terminated using this feature then the device will remain in the alarm programming sequence state and all SDI data will be treated as alarm thresholds.                  |  |  |  |  |  |
| DI11-10 | NA                                                                             | xx             | Do not care                                                                                                                                                                                                                                                       |  |  |  |  |  |
| DI09-00 | All ones for high<br>alarm register<br>and all zeros for<br>low alarm register | word of th     | This 10-bit data represents the alarm threshold. The 10-bit alarm threshold is compared with the upper 10 word of the 12-bit conversion result. The device sets off an alarm when the conversion result is higher (HAlarm) or lower (Low Alarm) than this number. |  |  |  |  |  |

#### PROGRAMMING GPIO REGISTERS

The device has four General Purpose Input and Output (GPIO) pins. Each of the four pins can be independently programmed as General Purpose Output (GPO) or General Purpose Input (GPI). It is also possible to use the GPIOs for some pre-assigned functions (refer to Table 10 for details). GPO data can be written into the device through the SDI line. The device refreshes the GPO data on every  $\overline{CS}$  falling edge as per the SDI data written in the previous frame. Similarly, the device latches GPI status on the  $\overline{CS}$  falling edge and outputs it on SDO (if GPI is read enabled by writing DIO4 = 1 during the previous frame) in the same frame starting on the  $\overline{CS}$  falling edge.

The details regarding programming the GPIO registers are illustrated in the flowchart in Figure 54. Table 10 lists the details regarding GPIO Register programming settings.



NOTE: The device continues its operation in selected mode during programming. SDO is valid, however it is not possible to change the range or write GPIO data into the device during programming.

Figure 54. GPIO Program Register Programming Flowchart





SLAS605-JUNE 2008

# Table 10. GPIO Program Register Settings

|           | DECET          |                | DESCRIPTION                                                                                                                                        |
|-----------|----------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| BITS      | RESET<br>STATE | LOGIC<br>STATE | FUNCTION                                                                                                                                           |
| DI15-12   | NA             | 0100           | Device selects GPIO Program Registers for programming.                                                                                             |
| DI11-10   | 00             | 00             | Do not program these bits to any logic state other than '00'                                                                                       |
| DI09      | 0              | 1              | Device resets all registers in the next $\overline{\text{CS}}$ frame to the reset state shown in the corresponding tables (it also resets itself). |
|           |                | 0              | Device normal operation                                                                                                                            |
| DI08      | 0              | 1              | Device configures GPIO3 as the device power-down input.                                                                                            |
|           |                | 0              | GPIO3 remains general purpose I or O                                                                                                               |
| DI07      | 0              | 1              | Device configures GPIO2 as device range input.                                                                                                     |
|           |                | 0              | GPIO2 remains general purpose I or O                                                                                                               |
| DI06-04   | 000            | 000            | GPIO1 and GPIO0 remain general purpose I or O                                                                                                      |
|           |                | xx1            | Device configures GPIO0 as 'high or low' alarm output. This is an active high output. GPIO1 remains general purpose I or O.                        |
|           |                | 010            | Device configures GPIO0 as high alarm output. This is an active high output. GPIO1 remains general purpose I or O.                                 |
|           |                | 100            | Device configures GPIO1 as low alarm output. This is an active high output. GPIO0 remains general purpose I or O.                                  |
|           |                | 110            | Device configures GPIO1 as low alarm output and GPIO0 as a high alarm output. These are active high outputs.                                       |
| Note: The | following s    | ettings are    | valid for GPIO which are not assigned a specific function through bits DI0804                                                                      |
| DI03      | 0              | 1              | GPIO3 pin is configured as general purpose output                                                                                                  |
|           |                | 0              | GPIO3 pin is configured as general purpose input                                                                                                   |
| DI02      | 0              | 1              | GPIO2 pin is configured as general purpose output                                                                                                  |
|           |                | 0              | GPIO2 pin is configured as general purpose input                                                                                                   |
| DI01      | 0              | 1              | GPIO1 pin is configured as general purpose output                                                                                                  |
|           |                | 0              | GPIO1 pin is configured as general purpose input                                                                                                   |
| DI00      | 0              | 1              | GPIO0 pin is configured as general purpose output                                                                                                  |
|           |                | 0              | GPIO0 pin is configured as general purpose input                                                                                                   |



#### **APPLICATION INFORMATION**

### **ANALOG INPUT**

The ADS79XX device family offers 12/10/8-bit ADCSs with 16/12/8/4 channel multiplexers for analog input. The multiplexer output is available on the MXO pin. AINP is the ADC input pin. The devices offers flexibility for a system designer as both signals are accessible esternally.

Typically it is convenient to short MXO to the AINP pin so that signal input to each multiplexer channel can be processed independently. In this condition it is recommended to limit source impedance to  $50\Omega$  or less. Higher source impedance may affect the signal settling time after a multiplexer channel change. This condition can affect linearity and total harmonic distortion.



Figure 55. Typical Application Diagram Showing MXO Shorted to AINP

Another option is to add a common ADC driver buffer between the MXO and AINP pins. This relaxes the restriction on source impedance to a large extent. Refer to the typical characteristics section for the effect of source impedance on device performance. The typical characteristics show that the device has respectable performance with up to  $1k\Omega$  source impedance. This topology (including a common ADC driver) is useful when all channel signals are within the acceptable range of the ADC. In this case the user can save on signal conditioning circuit for each channel.





Figure 56. Typical Application Diagram Showing Common Buffer/PGA for all Channels

When the converter samples an input, the voltage difference between AINP and AGND is captured on the internal capacitor array. The (peak) input current through the analog inputs depends upon a number of factors: sample rate, input voltage, and source impedance. The current into the ADS79XX charges the internal capacitor array during the sample period. After this capacitance has been fully charged, there is no further input current. When the converter goes into hold mode, the input impedance is greater than 1  $G\Omega$ .

Care must be taken regarding the absolute analog input voltage. To maintain linearity of the converter, the Ch0 .. Chn and AINP inputs should be within the limits specified. Outside of these ranges, converter linearity may not meet specifications.



Figure 57. ADC and Mux Equivalent Circuit

www.ti.com

#### **REFERENCE**

The ADS79XX can operate with an external 2.5V  $\pm$  10mV reference. A clean, low noise, well-decoupled reference voltage on the REF pin is required to ensure good performance of the converter. A low noise band-gap reference like the REF5025 can be used to drive this pin. A 10- $\mu$ F ceramic decoupling capacitor is required between the REF and GND pins of the converter. The capacitor should be placed as close as possible to the pins of the device.

### **POWER SAVING**

The ADS79XX devices offer a power-down feature to save power when not in use. There are two ways to powerdown the device. It can be powered down by writing DI05 = 1 in the Mode Control register (refer to Table 1, Table 2 and Table 5); in this case the device powers down on the 16th falling edge of SCLK in the next data frame. Another way to powerdown the device is through GPIO. GPIO3 can act as a  $\overline{PD}$  input (refer to Table 10, for assigning this functionality to  $\overline{GPIO3}$ ). This is an asynchronous and active  $\overline{IOM}$  input. The device powers down instantaneously after  $\overline{GPIO3}$  ( $\overline{PD}$ ) =  $\overline{IOM}$ . The device will powerup again on the  $\overline{IOM}$  falling edge while  $\overline{IOM}$  DI05 = 0 in the Mode Control register and  $\overline{IOM}$  GPIO3 ( $\overline{IOM}$ ) = 1.

#### **DIGITAL OUTPUT**

As discussed previously in the Device Operation section, the digital output of the ADS79XX devices is SPI compatible. The following table lists the output codes corresponding to various analog input voltages.

Table 11. Ideal Input Voltages and Output Codes for 12-Bit Devices (ADS7950/51/52/53)

| DESCRIPTION                 |                             | ANALOG VALUE                 | DIGITAL OUT    | PUT      |
|-----------------------------|-----------------------------|------------------------------|----------------|----------|
| Full scale range            | Range 1 → V <sub>ref</sub>  | Range 2 → 2×V <sub>ref</sub> | STRAIGHT BIN   | IARY     |
| Least significant bit (LSB) | V <sub>ref</sub> /4096      | 2V <sub>ref</sub> /4096      | BINARY CODE    | HEX CODE |
| Full scale                  | V <sub>ref</sub> – 1 LSB    | 2V <sub>ref</sub> - 1 LSB    | 1111 1111 1111 | FFF      |
| Midscale                    | V <sub>ref</sub> /2         | V <sub>ref</sub>             | 1000 0000 0000 | 800      |
| Midscale – 1 LSB            | V <sub>ref</sub> /2 – 1 LSB | V <sub>ref</sub> – 1 LSB     | 0111 1111 1111 | 7FF      |
| Zero                        | 0 V                         | 0 V                          | 0000 0000 0000 | 000      |

Table 12. Ideal Input Voltages and Output Codes for 10-Bit Devices (ADS7954/55/56/57)

| DESCRIPTION                 |                             | ANALOG VALUE                 | DIGITAL OUTPUT |          |  |  |
|-----------------------------|-----------------------------|------------------------------|----------------|----------|--|--|
| Full scale range            | Range 1 → V <sub>ref</sub>  | Range 2 → 2×V <sub>ref</sub> | STRAIGHT BI    | NARY     |  |  |
| Least significant bit (LSB) | V <sub>ref</sub> /1024      | 2V <sub>ref</sub> /1024      | BINARY CODE    | HEX CODE |  |  |
| Full scale                  | V <sub>ref</sub> – 1 LSB    | 2V <sub>ref</sub> – 1 LSB    | 11 1111 1111   | 3FF      |  |  |
| Midscale                    | V <sub>ref</sub> /2         | $V_{ref}$                    | 10 0000 0000   | 200      |  |  |
| Midscale – 1 LSB            | V <sub>ref</sub> /2 – 1 LSB | V <sub>ref</sub> – 1 LSB     | 01 1111 1111   | 1FF      |  |  |
| Zero                        | 0 V                         | 0 V                          | 00 0000 0000   | 000      |  |  |

Table 13. Ideal Input Voltages and Output Codes for 8-Bit Devices (ADS7958/59/60/61)

| DESCRIPTION                 |                                        | ANALOG VALUE                             | DIGITAL OUTPUT |          |  |
|-----------------------------|----------------------------------------|------------------------------------------|----------------|----------|--|
| Full scale range            | Range 1 $\rightarrow$ V <sub>ref</sub> | Range 2 $\rightarrow$ 2×V <sub>ref</sub> | STRAIGHT BII   | NARY     |  |
| Least significant bit (LSB) | V <sub>ref</sub> /256                  | 2V <sub>ref</sub> /256                   | BINARY CODE    | HEX CODE |  |
| Full scale                  | V <sub>ref</sub> – 1 LSB               | 2V <sub>ref</sub> – 1 LSB                | 1111 1111      | FF       |  |
| Midscale                    | V <sub>ref</sub> /2                    | V <sub>ref</sub>                         | 1000 0000      | 80       |  |
| Midscale – 1 LSB            | V <sub>ref</sub> /2 – 1 LSB            | V <sub>ref</sub> – 1 LSB                 | 0111 1111      | 7F       |  |
| Zero                        | 0 V                                    | 0 V                                      | 0000 0000      | 00       |  |

# **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| ADS7950SBDBT     | ACTIVE                | TSSOP           | DBT                | 30   | 60             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7950SBDBTG4   | ACTIVE                | TSSOP           | DBT                | 30   | 60             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7950SBDBTR    | ACTIVE                | TSSOP           | DBT                | 30   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7950SBDBTRG4  | ACTIVE                | TSSOP           | DBT                | 30   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7950SDBT      | ACTIVE                | TSSOP           | DBT                | 30   | 60             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7950SDBTG4    | ACTIVE                | TSSOP           | DBT                | 30   | 60             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7950SDBTR     | ACTIVE                | TSSOP           | DBT                | 30   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7950SDBTRG4   | ACTIVE                | TSSOP           | DBT                | 30   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7951SBDBT     | ACTIVE                | TSSOP           | DBT                | 30   | 60             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7951SBDBTG4   | ACTIVE                | TSSOP           | DBT                | 30   | 60             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7951SBDBTR    | ACTIVE                | TSSOP           | DBT                | 30   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7951SBDBTRG4  | ACTIVE                | TSSOP           | DBT                | 30   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7951SDBT      | ACTIVE                | TSSOP           | DBT                | 30   | 60             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7951SDBTG4    | ACTIVE                | TSSOP           | DBT                | 30   | 60             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7951SDBTR     | ACTIVE                | TSSOP           | DBT                | 30   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7951SDBTRG4   | ACTIVE                | TSSOP           | DBT                | 30   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7952SBDBT     | ACTIVE                | TSSOP           | DBT                | 38   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7952SBDBTG4   | ACTIVE                | TSSOP           | DBT                | 38   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7952SBDBTR    | ACTIVE                | TSSOP           | DBT                | 38   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7952SBDBTRG4  | ACTIVE                | TSSOP           | DBT                | 38   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7952SDBT      | ACTIVE                | TSSOP           | DBT                | 38   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7952SDBTG4    | ACTIVE                | TSSOP           | DBT                | 38   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7952SDBTR     | ACTIVE                | TSSOP           | DBT                | 38   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7952SDBTRG4   | ACTIVE                | TSSOP           | DBT                | 38   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7953SBDBT     | ACTIVE                | TSSOP           | DBT                | 38   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |

# **PACKAGE OPTION ADDENDUM**

11-Jul-2008

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp (3)   |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|---------------------|
| ADS7953SBDBTG4   | ACTIVE                | TSSOP           | DBT                | 38   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR |
| ADS7953SBDBTR    | ACTIVE                | TSSOP           | DBT                | 38   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR |
| ADS7953SBDBTRG4  | ACTIVE                | TSSOP           | DBT                | 38   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR |
| ADS7953SDBT      | ACTIVE                | TSSOP           | DBT                | 38   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR |
| ADS7953SDBTG4    | ACTIVE                | TSSOP           | DBT                | 38   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR |
| ADS7953SDBTR     | ACTIVE                | TSSOP           | DBT                | 38   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR |
| ADS7953SDBTRG4   | ACTIVE                | TSSOP           | DBT                | 38   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR |
| ADS7954SDBT      | ACTIVE                | TSSOP           | DBT                | 30   | 60             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR |
| ADS7954SDBTG4    | ACTIVE                | TSSOP           | DBT                | 30   | 60             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAF |
| ADS7954SDBTR     | ACTIVE                | TSSOP           | DBT                | 30   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR |
| ADS7954SDBTRG4   | ACTIVE                | TSSOP           | DBT                | 30   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAF |
| ADS7955SDBT      | ACTIVE                | TSSOP           | DBT                | 30   | 60             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAF |
| ADS7955SDBTG4    | ACTIVE                | TSSOP           | DBT                | 30   | 60             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAF |
| ADS7955SDBTR     | ACTIVE                | TSSOP           | DBT                | 30   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR |
| ADS7955SDBTRG4   | ACTIVE                | TSSOP           | DBT                | 30   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAF |
| ADS7956SDBT      | ACTIVE                | TSSOP           | DBT                | 38   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAF |
| ADS7956SDBTG4    | ACTIVE                | TSSOP           | DBT                | 38   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR |
| ADS7956SDBTR     | ACTIVE                | TSSOP           | DBT                | 38   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR |
| ADS7956SDBTRG4   | ACTIVE                | TSSOP           | DBT                | 38   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR |
| ADS7957SDBT      | ACTIVE                | TSSOP           | DBT                | 38   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAF |
| ADS7957SDBTG4    | ACTIVE                | TSSOP           | DBT                | 38   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAF |
| ADS7957SDBTR     | ACTIVE                | TSSOP           | DBT                | 38   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAF |
| ADS7957SDBTRG4   | ACTIVE                | TSSOP           | DBT                | 38   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAF |
| ADS7958SDBT      | ACTIVE                | TSSOP           | DBT                | 30   | 60             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR |
| ADS7958SDBTG4    | ACTIVE                | TSSOP           | DBT                | 30   | 60             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAF |
| ADS7958SDBTR     | ACTIVE                | TSSOP           | DBT                | 30   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR |

11-Jul-2008

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| ADS7958SDBTRG4   | ACTIVE                | TSSOP           | DBT                | 30   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7959SDBT      | ACTIVE                | TSSOP           | DBT                | 30   | 60             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7959SDBTG4    | ACTIVE                | TSSOP           | DBT                | 30   | 60             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7959SDBTR     | ACTIVE                | TSSOP           | DBT                | 30   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7959SDBTRG4   | ACTIVE                | TSSOP           | DBT                | 30   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7960SDBT      | ACTIVE                | TSSOP           | DBT                | 38   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7960SDBTG4    | ACTIVE                | TSSOP           | DBT                | 38   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7960SDBTR     | ACTIVE                | TSSOP           | DBT                | 38   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7960SDBTRG4   | ACTIVE                | TSSOP           | DBT                | 38   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7961SDBT      | ACTIVE                | TSSOP           | DBT                | 38   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7961SDBTG4    | ACTIVE                | TSSOP           | DBT                | 38   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7961SDBTR     | ACTIVE                | TSSOP           | DBT                | 38   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7961SDBTRG4   | ACTIVE                | TSSOP           | DBT                | 38   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

11-Jul-2008

| In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by T                                 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by T to Customer on an annual basis. |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |
|                                                                                                                                                                                        |

1-Jul-2008

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
|    | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| ADS7950SBDBTR | TSSOP           | DBT                | 30 | 2000 | 330.0                    | 16.4                     | 6.95    | 8.3     | 1.6     | 8.0        | 16.0      | Q1               |
| ADS7950SDBTR  | TSSOP           | DBT                | 30 | 2000 | 330.0                    | 16.4                     | 6.95    | 8.3     | 1.6     | 8.0        | 16.0      | Q1               |
| ADS7951SBDBTR | TSSOP           | DBT                | 30 | 2000 | 330.0                    | 16.4                     | 6.95    | 8.3     | 1.6     | 8.0        | 16.0      | Q1               |
| ADS7951SDBTR  | TSSOP           | DBT                | 30 | 2000 | 330.0                    | 16.4                     | 6.95    | 8.3     | 1.6     | 8.0        | 16.0      | Q1               |
| ADS7952SBDBTR | TSSOP           | DBT                | 38 | 2000 | 330.0                    | 16.4                     | 6.9     | 10.2    | 1.8     | 12.0       | 16.0      | Q1               |
| ADS7952SDBTR  | TSSOP           | DBT                | 38 | 2000 | 330.0                    | 16.4                     | 6.9     | 10.2    | 1.8     | 12.0       | 16.0      | Q1               |
| ADS7953SBDBTR | TSSOP           | DBT                | 38 | 2000 | 330.0                    | 16.4                     | 6.9     | 10.2    | 1.8     | 12.0       | 16.0      | Q1               |
| ADS7953SDBTR  | TSSOP           | DBT                | 38 | 2000 | 330.0                    | 16.4                     | 6.9     | 10.2    | 1.8     | 12.0       | 16.0      | Q1               |
| ADS7954SDBTR  | TSSOP           | DBT                | 30 | 2000 | 330.0                    | 16.4                     | 6.95    | 8.3     | 1.6     | 8.0        | 16.0      | Q1               |
| ADS7955SDBTR  | TSSOP           | DBT                | 30 | 2000 | 330.0                    | 16.4                     | 6.95    | 8.3     | 1.6     | 8.0        | 16.0      | Q1               |
| ADS7956SDBTR  | TSSOP           | DBT                | 38 | 2000 | 330.0                    | 16.4                     | 6.95    | 8.3     | 1.6     | 8.0        | 16.0      | Q1               |
| ADS7957SDBTR  | TSSOP           | DBT                | 38 | 2000 | 330.0                    | 16.4                     | 6.95    | 8.3     | 1.6     | 8.0        | 16.0      | Q1               |
| ADS7958SDBTR  | TSSOP           | DBT                | 30 | 2000 | 330.0                    | 16.4                     | 6.95    | 8.3     | 1.6     | 8.0        | 16.0      | Q1               |
| ADS7959SDBTR  | TSSOP           | DBT                | 30 | 2000 | 330.0                    | 16.4                     | 6.95    | 8.3     | 1.6     | 8.0        | 16.0      | Q1               |
| ADS7960SDBTR  | TSSOP           | DBT                | 38 | 2000 | 330.0                    | 16.4                     | 6.95    | 8.3     | 1.6     | 8.0        | 16.0      | Q1               |
| ADS7961SDBTR  | TSSOP           | DBT                | 38 | 2000 | 330.0                    | 16.4                     | 6.95    | 8.3     | 1.6     | 8.0        | 16.0      | Q1               |



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADS7950SBDBTR | TSSOP        | DBT             | 30   | 2000 | 346.0       | 346.0      | 33.0        |
| ADS7950SDBTR  | TSSOP        | DBT             | 30   | 2000 | 346.0       | 346.0      | 33.0        |
| ADS7951SBDBTR | TSSOP        | DBT             | 30   | 2000 | 346.0       | 346.0      | 33.0        |
| ADS7951SDBTR  | TSSOP        | DBT             | 30   | 2000 | 346.0       | 346.0      | 33.0        |
| ADS7952SBDBTR | TSSOP        | DBT             | 38   | 2000 | 346.0       | 346.0      | 33.0        |
| ADS7952SDBTR  | TSSOP        | DBT             | 38   | 2000 | 346.0       | 346.0      | 33.0        |
| ADS7953SBDBTR | TSSOP        | DBT             | 38   | 2000 | 346.0       | 346.0      | 33.0        |
| ADS7953SDBTR  | TSSOP        | DBT             | 38   | 2000 | 346.0       | 346.0      | 33.0        |
| ADS7954SDBTR  | TSSOP        | DBT             | 30   | 2000 | 346.0       | 346.0      | 33.0        |
| ADS7955SDBTR  | TSSOP        | DBT             | 30   | 2000 | 346.0       | 346.0      | 33.0        |
| ADS7956SDBTR  | TSSOP        | DBT             | 38   | 2000 | 346.0       | 346.0      | 33.0        |
| ADS7957SDBTR  | TSSOP        | DBT             | 38   | 2000 | 346.0       | 346.0      | 33.0        |
| ADS7958SDBTR  | TSSOP        | DBT             | 30   | 2000 | 346.0       | 346.0      | 33.0        |
| ADS7959SDBTR  | TSSOP        | DBT             | 30   | 2000 | 346.0       | 346.0      | 33.0        |
| ADS7960SDBTR  | TSSOP        | DBT             | 38   | 2000 | 346.0       | 346.0      | 33.0        |
| ADS7961SDBTR  | TSSOP        | DBT             | 38   | 2000 | 346.0       | 346.0      | 33.0        |

# 查询"ADS7952SBDBTG4"供应商

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf

| www.ti.com/audio          |
|---------------------------|
| www.ti.com/automotive     |
| www.ti.com/broadband      |
| www.ti.com/digitalcontrol |
| www.ti.com/medical        |
| www.ti.com/military       |
| www.ti.com/opticalnetwork |
| www.ti.com/security       |
| www.ti.com/telephony      |
| www.ti.com/video          |
| www.ti.com/wireless       |
|                           |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated