# 8203 64K DYNAMIC RAM CONTROLLER - Provides All Signals Necessary to Control 64K and 16K Dynamic Memories - Directly Addresses and Drives Up to 64 Devices Without External Drivers - Provides Address Multiplexing and Strobes - Provides a Refresh Timer and a Refresh Counter - Provides Refresh/Access Arbitration - Internal Clock Capability with the 8203-1 and the 8203-3 - Fully Compatible with Intel® 8080A, 8085A, iAPX88, and iAPX 86 Family Microprocessors - Decodes CPU Status for Advanced Read Capability in 16K Mode with the 8203-1 and the 8203-3. - Provides System Acknowledge and Transfer Acknowledge Signals - Refresh Cycles May be internally or Externally Requested (For Transparent Refresh) - Internal Series Damping Resistors on All RAM Outputs The Intel® 8203 is a Dynamic RAM System Controller designed to provide all signals necessary to use 64K or 16K Dynamic RAMs in microcomputer systems. The 8203 provides multiplexed addresses and address strobes, refresh logic, refresh/access arbitration. Refresh cycles can be started internally or externally. The 8203-1 and the 8203-3 support an internal crystal oscillator and Advanced Read Capability. The 8203-3 is a $\pm 5\%$ V<sub>CC</sub> part. **Table 1. Pin Descriptions** | Symbol | Pin<br>No. | Туре | Name and Function | | | |-----------------------------------------------------------------------------------------|------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | ALO | 6 | 1 | ADDRESS LOW: CPU address inputs used to generate memory row | | | | AL <sub>1</sub> | 8 | | address. | | | | AL <sub>2</sub> | 10 | | | | | | AL3 | 12 | 1 | | | | | AL <sub>4</sub> | 14 | 1 | | | | | AL5 | 16 | 1 | · | | | | AL <sub>6</sub> | 18 | | | | | | AHo | 5 | 1 | ADDRESS HIGH: CPU address inputs used to generate memory | | | | AH <sub>1</sub> | 4 | i : | column address. | | | | AH <sub>2</sub> | 3 | 1 i | | | | | AH <sub>3</sub> | 2 | ; | | | | | AH <sub>4</sub> | 1 | | | | | | AH <sub>5</sub> | 39 | · · | | | | | - | 38 | } ; | | | | | AH <sub>6</sub> | | <del> </del> | | | | | B <sub>0</sub> /AL <sub>7</sub><br>B <sub>1</sub> /OP <sub>1</sub> /<br>AH <sub>7</sub> | 24<br>25 | <br> <br> | BANK SELECT INPUTS: Used to gate the appropriate RAS output for a memory cycle. B <sub>1</sub> /OP <sub>1</sub> option used to select the Advanced Read Mode. (Not available in 64K mode.) See Figure 5. When in 64K RAM Mode, pins 24 and 25 operate as the AL <sub>7</sub> and AH <sub>7</sub> address inputs. | | | | PCS | 33 | l | PROTECTED CHIP SELECT: Used to enable the memory read and write inputs. Once a cycle is started, it will not abort even if PCS goes inactive before cycle completion. | | | | WR | 31 | ı | MEMORY WRITE REQUEST. | | | | RD/S1 | 32 | l | <b>MEMORY READ REQUEST:</b> S1 function used in Advanced Read mode selected by OP <sub>1</sub> (pin 25). | | | | REFRQ/<br>ALE | 34 | 1 | <b>EXTERNAL REFRESH REQUEST:</b> ALE function used in Advanced Read mode, selected by OP <sub>1</sub> (pin 25). | | | | OUTo | 7 | 0 | OUTPUT OF THE MULTIPLEXER: These outputs are designed to | | | | OUT <sub>1</sub> | 9 | Ö | drive the addresses of the Dynamic RAM array. (Note that the OUT0-7 | | | | OUT <sub>2</sub> | 11 | Ö | pins do not require inverters or drivers for proper operation.) | | | | OUT <sub>3</sub> | 13 | 0 | | | | | OUT <sub>4</sub> | 15 | 0 | | | | | OUT <sub>5</sub> | 17 | 0 | | | | | OUT <sub>6</sub> | 19 | Ö | | | | | WE | 28 | 0 | WRITE ENABLE: Drives the Write Enable inputs of the Dynamic RAM array. | | | | CAS | 27 | 0 | COLUMN ADDRESS STROBE: This output is used to latch the Column Address into the Dynamic RAM array. | | | | RAS <sub>0</sub> | 21 | 0 | ROW ADDRESS STROBE: Used to latch the Row Address into the | | | | RAS <sub>1</sub> | 22 | Ŏ | bank of dynamic RAMs, selected by the 8203 Bank Select pins (B <sub>0</sub> , | | | | RAS <sub>2</sub> / | 23 | O | $B_1/OP_1$ ). In 64K mode, only $\overline{RAS}_0$ and $\overline{RAS}_1$ are available; pin 23 | | | | OUT <sub>7</sub><br>RAS <sub>3</sub> /B <sub>0</sub> | 26 | 1/0 | operates as OUT <sub>7</sub> and pin 26 operates as the B <sub>0</sub> bank select input. | | | | XACK | 29 | 0 | TRANSFER ACKNOWLEDGE: This output is a strobe indicating valid | | | | AMUN | 29 | | data during a read cycle or data written during a write cycle. XACK can be used to latch valid data from the RAM array. | | | | Symbol | Pin<br>No. | Туре | Name and Function | | | |--------------------------------------------------------|------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | SACK | 30 | 0 | SYSTEM ACKNOWLEDGE: This output indicates the beginning of a memory access cycle. It can be used as an advanced transfer acknowledge to eliminate wait states. (Note: If a memory access request is made during a refresh cycle, SACK is delayed until XACK in the memory access cycle). | | | | X <sub>0</sub> /OP <sub>2</sub><br>X <sub>1</sub> /CLK | 36<br>37 | I/O<br>I/O | OSCILLATOR INPUTS: These inputs are designed for a quartz crystal to control the frequency of the oscillator. If $X_0/OP_2$ is shorted to pin 40 (V <sub>CC</sub> ) or if $X_0/OP_2$ is connected to $+$ 12V through a 1 KΩ resistor then $X_1/CLK$ becomes a TTL input for an external clock. (Note: Crystal mode for the 8203-1 and the 8203-3 only). | | | | 16K/ <del>64K</del> | 35 | 1 | MODE SELECT: This input selects 16K mode or 64K mode. Pins 23-26 change function based on the mode of operation. | | | | V <sub>CC</sub> | 40 | | POWER SUPPLY: +5V. | | | | GND | 20 | | GROUND. | | | Table 1. Pin Descriptions (Continued) #### **FUNCTIONAL DESCRIPTION** The 8203 provides a complete dynamic RAM controller for microprocessor systems as well as expansion memory boards. The 8203 has two modes, one for 16K dynamic RAMs and one for 64Ks, controlled by pin 35. Figure 3. Crystal Operation for the 8203-1 and 8203-3 All 8203 timing is generated from a single reference clock. This clock is provided via an external oscillator or an on-chip crystal oscillator. All output signal transitions are synchronous with respect to this clock reference, except for the trailing edges of the CPU handshake signals SACK and XACK. CPU memory requests normally use the $\overline{\text{RD}}$ and $\overline{\text{WR}}$ inputs. The Advanced-Read mode allows ALE and S1 to be used in place of the $\overline{\text{RD}}$ input. Failsafe refresh is provided via an internal timer which generates refresh requests. Refresh requests can also be generated via the REFRQ input. An on-chip synchronizer/arbiter prevents memory and refresh requests from affecting a cycle in progress. The READ, WRITE, and external REFRESH requests may be asynchronous to the 8203 clock; on-chip logic will synchronize the requests, and the arbiter will decide if the requests should be delayed, pending completion of a cycle in progress. #### 16K/64 Option Selection Pin 35 is a strap input that controls the two 8203 modes. Figure 4 shows the four pins that are multiplexed. In 16K mode (pin 35 tied to $V_{\rm CC}$ or left open), the 8203 has two Bank Select inputs to select one of four RAS outputs. In this mode, the 8203 is exactly compatible with the Intel 8202A Dynamic RAM Controller. In 64K mode (pin 35 tied to GND), there is only one Bank Select input (pin 26) to select the two RAS outputs. More than two banks of 64K dynamic RAMs can be used with external logic. # 查询"8203"供应商 leave the IDLE state to perform the desired cycle. If no other cycles are pending, the 8203 will return to the IDLE state. #### **Test Cycle** The TEST Cycle is used to check operation of several 8203 internal functions. TEST cycles are requested by activating the PCS, RD and WR inputs. The TEST Cycle will reset the refresh address counter and perform a WRITE Cycle. The TEST Cycle should not be used in normal system operation, since it would affect the dynamic RAM refresh. ### **Refresh Cycles** The 8203 has two ways of providing dynamic RAM refresh: - 1) Internal (failsafe) refresh - 2) External (hidden) refresh Both types of 8203 refresh cycles activate all of the RAS outputs, while CAS, WE, SACK, and XACK remain inactive. Internal refresh is generated by the on-chip refresh timer. The timer uses the 8203 clock to ensure that refresh of all rows of the dynamic RAM occurs every 2 milliseconds (128 cycles) or every 4 milliseconds (256 cycles). If REFRQ is inactive, the refresh timer will request a refresh cycle every 10-16 microseconds. External refresh is requested via the REFRQ input (pin 34). External refresh control is not available when the Advanced-Read mode is selected. External refresh requests are latched, then synchronized to the 8203 clock. The arbiter will allow the refresh request to start a refresh cycle only if the 8203 is not in the middle of a cycle. When the 8203 is in the idle state a simultaneous memory request and external refresh request will result in the memory request being honored first. This 8203 characteristic can be used to "hide" refresh cycles during system operation. A circuit similar to Figure 7 can be used to decode the CPU's instruction fetch status to generate an external refresh request. The refresh request is latched while the 8203 performs the instruction fetch; the refresh cycle will start immediately after the memory cycle is completed, even if the RD input has not gone inactive. If the CPU's instruction decode time is long enough, the 8203 can complete the refresh cycle before the next memory request is generated. If the 8203 is not in the idle state then a simultaneous memory request and an external refresh request may result in the refresh request being honored first. Figure 7. Hidden Refresh Certain system configurations require complete external refresh requests. If external refresh is requested faster than the minimum internal refresh timer (t<sub>REF</sub>), then, in effect, all refresh cycles will be caused by the external refresh request, and the internal refresh timer will never generate a refresh request. ### **Read Cycles** The 8203 can accept two different types of memory Read requests: - 1) Normal Read, via the RD input - 2) Advanced Read, using the S1 and ALE inputs (16K mode only) The user can select the desired Read request configuration via the B<sub>1</sub>/OP<sub>1</sub> hardware strapping option on pin 25. | | Normal Read | Advanced Read | |--------------|-------------------------|-------------------------------------| | Pin 25 | B <sub>1</sub> Input | OP <sub>1</sub> (+ 12V) | | Pin 32 | RD Input | S1 Input | | Pin 34 | REFRQ Input | ALE Input | | # RAM Banks | 4 (RAS <sub>0-3</sub> ) | 2 ( <del>RAS</del> <sub>2-3</sub> ) | | Ext. Refresh | Yes | No | Figure 8. 8203 Read Options Normal Reads are requested by activating the RD input, and keeping it active until the 8203 responds with an $\overline{XACK}$ pulse. The $\overline{RD}$ input can go inactive as soon as the command hold time (t<sub>CHS</sub>) is met. Advanced Read cycles are requested by pulsing ALE while S1 is active; if S1 is inactive (low) ALE is ignored. Advanced Read timing is similar to Normal Read timing, except the falling edge of ALE is used as the cycle start reference. If a Read cycle is requested while a refresh cycle is in progress, then the 8203 will set the internal delayed-SACK latch. When the Read cycle is eventually started, the 8203 will delay the active SACK transition until XACK goes active, as shown in the A.C. timing diagrams. This delay was designed to compensate for the CPU's READY setup and hold times. The delayed-SACK latch is cleared after every READ cycle. Based on system requirements, either SACK or XACK can be used to generate the CPU READY signal. XACK will normally be used; if the CPU can tolerate an advanced READY, then SACK can be used, but only if the CPU can tolerate the amount of advance provided by SACK. If SACK arrives too early to provide the appropriate number of WAIT states, then either XACK or a delayed form of SACK should be used. #### **Write Cycles** Write cycles are similar to Normal Read cycles, except for the WE output. WE is held inactive for Read cycles, but goes active for Write cycles. All 8203 Write cycles are "early-write" cycles; WE goes active before CAS goes active by an amount of time sufficient to keep the dynamic RAM output buffers turned off. #### **General System Considerations** All memory requests (Normal Reads, Advanced Reads, Writes) are qualified by the $\overline{PCS}$ input. $\overline{PCS}$ should be stable, either active or inactive, prior to the leading edge of $\overline{RD}$ , $\overline{WR}$ , or ALE. Systems which use battery backup should pullup $\overline{PCS}$ to prevent erroneous memory requests. In order to minimize propagation delay, the 8203 uses an inverting address multiplexer without latches. The system must provide adequate address setup and hold times to guarantee $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ setup and hold times for the RAM. The $t_{AD}$ A.C. parameter should be used for this system calculation. The $B_0$ - $B_1$ inputs are similar to the address inputs in that they are not latched. $B_0$ and $B_1$ should not be changed during a memory cycle, since they directly control which $\overline{RAS}$ output is activated. The 8203 uses a two-stage synchronizer for the memory request inputs (RD, WR, ALE), and a separate two stage synchronizer for the external refresh input (REFRQ). As with any synchronizer, there is always a finite probability of metastable states inducing system errors. The 8203 synchronizer was designed to have a system error rate less than 1 memory cycle every three years based on the full operating range of the 8203. A microprocessor system is concerned when the data is valid after $\overline{\text{RD}}$ goes low. See Figure 9. In order to calculate memory read access times, the dynamic RAM's A.C. specifications must be examined, especially the $\overline{\text{RAS}}$ -access time ( $t_{\text{RAC}}$ ) and the $\overline{\text{CAS}}$ -access time ( $t_{\text{CAC}}$ ). Most configurations will be $\overline{\text{CAS}}$ -access limited; i.e., the data from the RAM will be stable $t_{\text{CC,max}}$ (8203) + $t_{\text{CAC}}$ (RAM) after a memory read cycle is started. Be sure to add any delays (due to buffers, data latches, etc.) to calculate the overall read access time. Since the 8203 normally performs "early-write" cycles, the data must be stable at the RAM data inputs by the time $\overline{\text{CAS}}$ goes active, including the RAM's data setup time. If the system does not normally guarantee sufficient write data setup, you must either delay the $\overline{\text{WR}}$ input signal or delay the 8203 $\overline{\text{WE}}$ output. Delaying the $\overline{WR}$ input will delay all 8203 timing, including the READY handshake signals, $\overline{SACK}$ and $\overline{XACK}$ , which may increase the number of WAIT states generated by the CPU. Figure 9. Read Access Time If the WE output is externally delayed beyond the CAS active transition, then the RAM will use the falling edge of WE to strobe the write data into the RAM. This WE transition should not occur too late during the CAS active transition, or else the WE to CAS requirements of the RAM will not be met. The $\overline{\text{RAS}}_{0-3}$ , $\overline{\text{CAS}}$ , $\overline{\text{OUT}}_{0-7}$ , and $\overline{\text{WE}}$ outputs contain on-chip series damping resistors (typically 20 $\Omega$ ) to minimize overshoot. Some dynamic RAMs require more than 2.4V $\rm V_{IH}.$ Noise immunity may be improved for these RAMs by adding pull-up resistors to the 8203's outputs. Intel RAMs do not require pull-up resistors. Figure 10. Typical 8088 System Figure 11. 8086/256K Byte System #### **ABSOLUTE MAXIMUM RATINGS\*** Ambient Temperature Under Bias .....0°C to 70°C Storage Temperature .....-65°C to +150°C Voltage On Any Pin With Respect to Ground .....-0.5V to +7V \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. **D.C. CHARACTERISTICS** $T_A = 0$ °C to 70°C; $V_{CC} = 5.0V \pm 10\%$ (5.0V $\pm 5\%$ for 8203-3); GND = 0V | Symbol | Parameter | Min | Max | Units | Test Conditions | |------------------|--------------------------------------------------------------------------------------|------------|--------------|----------|-----------------------------------------------------------------------------------------| | V <sub>CC</sub> | Input Clamp Voltage | | -1.0 | V | $I_C = -5 \text{mA}$ | | lcc | Power Supply Current | | 290 | mA | | | l <sub>F</sub> | Forward Input Current<br>CLK, 64K/16K Mode Select<br>All Other Inputs <sup>(3)</sup> | | -2.0<br>-320 | mA<br>μA | V <sub>F</sub> = 0.45V<br>V <sub>F</sub> = 0.45V | | l <sub>R</sub> | Reverse Input Current(3) | | 40 | μΑ | $V_{R} = V_{CC}^{(1,5)}$ | | V <sub>OL</sub> | Output Low Voltage<br>SACK, XACK<br>All Other Outputs | | 0.45<br>0.45 | V<br>V | I <sub>OL</sub> = 5 mA<br>I <sub>OL</sub> = 3 mA | | V <sub>OH</sub> | Output High Voltage SACK, XACK All Other Outputs | 2.4<br>2.6 | | V<br>V | $V_{\text{IL}} = 0.65V$ $I_{\text{OH}} = -1 \text{ mA}$ $I_{\text{OH}} = -1 \text{ mA}$ | | V <sub>IL</sub> | Input Low Voltage | | 0.8 | ٧ | $V_{CC} = 5.0V^{(2)}$ | | V <sub>IH1</sub> | Input High Voltage | 2.0 | Vcc | ٧ | V <sub>CC</sub> = 5.0V | | V <sub>IH2</sub> | Option Voltage | | Vcc | ٧ | (4) | | C <sub>IN</sub> | Input Capacitance | | 30 | pF | F = 1 MHz(6)<br>V <sub>BIAS</sub> = 2.5V, V <sub>CC</sub> = 5V | - 1. $I_R = 200 \mu A$ for pin 37 (CLK). 2. For test mode $\overline{RD}$ & $\overline{WR}$ must be held at GND. - 3. Except for pin 36 in XTAL mode. - 4. 8203-1 and 8203-3 support both OP1 and OP2, 8203 only supports OP2. 5. $I_R = 150 \mu A$ for pin 35 (Mode Select 16K/64K). 6. Sampled not 100% tested, $T_A = 25$ °C. 210444-3 ### A.C. CHARACTERISTICS $T_J=0^{\circ}\text{C}$ to 70°C; $V_{CC}=5\text{V}\pm10\%$ (5.0V $\pm5\%$ for 8203-3); GND =0V Measurements made with respect to $\overline{\text{RAS}}_0-\overline{\text{RAS}}_3$ , $\overline{\text{CAS}}$ , $\overline{\text{WE}}$ , $\overline{\text{OUT}}_0-\overline{\text{OUT}}_6$ are at 2.4V and 0.8V. All other pins are measured at 1.5V. All times are in ns. | Symbol | Parameter | Min | Max | Notes | |------------------|------------------------------------------|-----------------------|----------------------|-------| | tp | Clock Period | 40 | 54 | | | t <sub>PH</sub> | External Clock High Time | 20 | | | | tpL | External Clock Low Time—Above (>) 20 MHz | 17 | : . | | | tpL | External Clock Low Time—Below (≤) 20 MHz | 20 | | | | t <sub>RC</sub> | Memory Cycle Time | 10t <sub>P</sub> - 30 | 12tp | 4, 5 | | t <sub>REF</sub> | Refresh Time (128 cycles) | 264tp | 288tp | | | t <sub>RP</sub> | RAS Precharge Time | 4tp - 30 | | | | t <sub>RSH</sub> | RAS Hold After CAS | 5t <sub>P</sub> - 30 | | 3 | | t <sub>ASR</sub> | Address Setup to RAS | t <sub>P</sub> 30 | | 3 | | t <sub>RAH</sub> | Address Hold From RAS | tp - 10 | | 3 | | tasc | Address Setup to CAS | t <sub>P</sub> - 30 | | 3 | | tCAH | Address Hold from CAS | 5tp 20 | | 3 | | t <sub>CAS</sub> | CAS Pulse Width | 5t <sub>P</sub> - 10 | | | | twcs | WE Setup to CAS | t <sub>P</sub> - 40. | | | | twch | WE Hold After CAS | 5t <sub>P</sub> - 35 | | 8 | | t <sub>RS</sub> | RD, WR, ALE, REFRQ Delay From RAS | 5tp | | 2, 6 | | t <sub>MRP</sub> | RD, WR Setup to RAS | 0 | | 5 | | t <sub>RMS</sub> | REFRQ Setup to RD, WR | 2t <sub>P</sub> | | 6 | | <sup>t</sup> RMP | REFRQ Setup to RAS | 2t <sub>P</sub> | | 5 | | t <sub>PCS</sub> | PCS Setup to RD, WR, ALE | 20 | | | | t <sub>AL</sub> | S1 Setup to ALE | 15 | | | | tLA | S1 Hold From ALE | 30 | | | | t <sub>CR</sub> | RD, WR, ALE to RAS Delay | t <sub>P</sub> + 30 | 2t <sub>P</sub> + 70 | 2 | | tcc | RD, WR, ALE to CAS Delay | t <sub>P</sub> + 25 | 4tp + 85 | 2 | | tsc | CMD Setup to Clock | 15 | | 1 | | t <sub>MRS</sub> | RD, WR Setup to REFRQ | 5 | , | 2 | | t <sub>CA</sub> | RD, WR, ALE to SACK Delay | | 2tp + 47 | 2, 9 | | t <sub>CX</sub> | CAS to XACK Delay | 5tp - 25 | 5tp + 20 | | | tcs | CAS to SACK Delay | 5tp - 25 | 5tp + 40 | 2, 10 | | tack | XACK to CAS Setup | 10 | | | | t <sub>XW</sub> | XACK Pulse Width | t <sub>P</sub> - 25 | | 7 | | t <sub>CK</sub> | SACK, XACK Turn-Off Delay | | 35 | | | | | | L | | #### A.C. CHARACTERISTICS (Continued) $T_J = 0^{\circ}\text{C}$ to $70^{\circ}\text{C}$ ; $V_{CC} = 5V \pm 10\% (5.0V \pm 5\% \text{ for 8203-3})$ ; GND = 0VMeasurements made with respect to RAS<sub>0</sub>-RAS<sub>3</sub>, CAS, WE, OUT<sub>0</sub>-OUT<sub>6</sub> are at 2.4V and 0.8V. All other pins are measured at 1.5V. All times are in ns. | Symbol | Parameter | Min | Max | Notes | | |------------------|--------------------|-----|-----------|-------|--| | tLL | REFRQ Pulse Width | 20 | | | | | tchs | CMD Hold Time | 30 | | 11 | | | t <sub>RFR</sub> | REFRQ to RAS Delay | | 4tp + 100 | ۱ 6 | | | tww | WR to WE Delay | 0 | 50 | 8 | | | t <sub>AD</sub> | CPU Address Delay | 0 | 40 | 3 | | #### NOTES: - 1. tsc is a reference point only. ALE, RD, WR, and REFRQ inputs do not have to be externally synchronized to 8203 clock. - 2. If t<sub>RS</sub> min and t<sub>MRS</sub> min are met then t<sub>CA</sub>, t<sub>CR</sub>, and t<sub>CC</sub> are valid, otherwise t<sub>CS</sub> is valid. 3. t<sub>ASR</sub>, t<sub>RAH</sub>, t<sub>ASC</sub>, t<sub>CAH</sub>, and t<sub>RSH</sub> depend upon B<sub>0</sub>-B<sub>1</sub> and CPU address remaining stable throughout the memory cycle. The address inputs are not latched by the 8203. - 4. For back-to-back refresh cycles, t<sub>RC</sub> max = 13 t<sub>P</sub>. - 5. t<sub>RC</sub> max is valid only if t<sub>RMP</sub> min is met (READ, WRITE followed by REFRESH) or t<sub>MRP</sub> min is met (REFRESH followed by READ, WRITE). - 6. t<sub>RFR</sub> is valid only if t<sub>RS</sub> min and t<sub>RMS</sub> min are met. 7. t<sub>XW</sub> min applies when RD, WR has already gone high. Otherwise XACK follows RD, WR. 8. WE goes high according to t<sub>WCH</sub> or t<sub>WW</sub>, whichever occurs first. 9. t<sub>CA</sub> applies only when in normal SACK mode. 10. t<sub>CS</sub> applies only when in delayed SACK mode. 11. t<sub>CHS</sub> must be met only to ensure a SACK active pulse when in delayed SACK mode. XACK will always be activated for at least t<sub>XW</sub> (t<sub>P</sub> - 25 ns). Violating t<sub>CHS</sub> min does not otherwise affect device operation. #### **WAVEFORMS** ### **Normal Read or Write Cycle** ## **WAVEFORMS** (Continued) ### **Advanced Read Mode** **Memory Compatibility Timing** # WAVEFORMS (Continued) # WAVEFORMS (Continued) # **External Refresh Followed By Read or Write** # **Clock and System Timing** Table 2. 8203 Output Loading. All specifications are for the Test Load unless otherwise noted. | d | |----| | = | | οF | | = | | ρF | | oF | | ֡ | #### A.C. TESTING LOAD CIRCUIT The typical rising and falling characteristic curves for the OUT, RAS, CAS and WE output buffers can be used to determine the effects of capacitive loading on the A.C. Timing Parameters. Using this design tool in conjunction with the timing waveforms, the designer can determine typical timing shifts based on system capacitive load. Example: Find the effect on t<sub>CR</sub> and t<sub>CC</sub> using 32 64K Dynamic RAMs configured in 2 banks. - 1) Determine the typical $\overline{RAS}$ and $\overline{CAS}$ capacitance: From the data sheet $\overline{RAS}=5$ pF and $\overline{CAS}=5$ pF. - ... RAS load = 80 pF + board capacitance. CAS load = 160 pF + board capacitance. Assume 2 pF/in (trace length) for board capacitance and for this example 4 inches for RAS and 8 inches for CAS. - 2) From the waveform diagrams, we determine that the falling edge timing is needed for t<sub>CR</sub> and t<sub>CC</sub>. Next find the curve that *best* approximates the test load; i.e., 68 pF for RAS and 330 pF for CAS. - 3) If we use 88 pF for RAS loading, then t<sub>CR</sub> (min.) spec should be increased by about 1 ns, and t<sub>CR</sub> (max.) spec should be increased by about 2 ns. Similarly if we use 176 pF for CAS, then t<sub>CC</sub> (min.) should decrease by 3 ns and t<sub>CC</sub> (max.) should decrease by about 7 ns. # 查询"8203"供应商