

August 1986 Revised March 2000

# DM74LS259 8-Bit Addressable Latches

#### **General Description**

These 8-bit addressable latches are designed for general purpose storage applications in digital systems. Specific uses include working registers, serial-holding registers, and active-high decoders or demultiplexers. They are multifunctional devices capable of storing single-line data in eight addressable latches, and being a 1-of-8 decoder or demultiplexer with active-high outputs.

Four distinct modes of operation are selectable by controlling the clear and enable inputs as enumerated in the function table. In the addressable-latch mode, data at the datain terminal is written into the addressed latch. The addressed latch will follow the data input with all unaddressed latches remaining in their previous states. In the memory mode, all latches remain in their previous states and are unaffected by the data or address inputs. To eliminate the possibility of entering erroneous data in the latches, the enable should be held HIGH (inactive) while the address lines are changing. In the 1-of-8 decoding or demultiplexing mode, the addressed output will follow the level of the D input with all other outputs LOW. In the clear mode, all outputs are LOW and unaffected by the address and data inputs.

#### **Features**

- 8-Bit parallel-out storage register performs serial-to-parallel conversion with storage
- Asynchronous parallel clear
- Active high decoder
- Enable/disable input simplifies expansion
- Direct replacement for Fairchild DM9334
- Expandable for N-bit applications
- Four distinct functional modes
- Typical propagation delay times:
  Enable-to-output 18 ns
  Data-to-output 16 ns
  Address-to-output 21 ns
  Clear-to-output 17 ns
- Fan-out

I<sub>OL</sub> (sink current) 8 mA I<sub>OH</sub> (source current) -0.4 mA

■ Typical I<sub>CC</sub> 22 mA

#### **Ordering Code:**

| Order Number Package Number |      | Package Description                                                         |
|-----------------------------|------|-----------------------------------------------------------------------------|
| DM74LS259M                  | M16A | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow |
| DM74LS259WM                 | M16B | 16-Lead Small Outline Intergrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide  |
| DM74LS259N                  | N16E | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.



DS006418

www.fairchildsemi.com



# **DM74LS259**

# **Connection Diagram**



### **Function Table**

| Inputs |   | Output of | Each            |                      |  |  |
|--------|---|-----------|-----------------|----------------------|--|--|
|        |   | Addressed | Other           | Function             |  |  |
| Clear  | E | Latch     | Output          |                      |  |  |
| Н      | L | D         | Q <sub>i0</sub> | Addressable Latch    |  |  |
| Н      | Н | $Q_{i0}$  | $Q_{i0}$        | Memory               |  |  |
| L      | L | D         | L               | 8-Line Demultiplexer |  |  |
| L      | Н | L         | L               | Clear                |  |  |

### **Latch Selection Table**

| Se | Select Inputs |   |           |
|----|---------------|---|-----------|
| С  | В             | Α | Addressed |
| L  | L             | L | 0         |
| L  | L             | Н | 1         |
| L  | Н             | L | 2         |
| L  | Н             | Н | 3         |
| Н  | L             | L | 4         |
| Н  | L             | Н | 5         |
| Н  | Н             | L | 6         |
| Н  | Н             | Н | 7         |

H = HIGH Level

$$<sup>\</sup>label{eq:continuous} \begin{split} & \textbf{n} = \textbf{nich Level} \\ & \textbf{L} = \textbf{LOW Level} \\ & \textbf{D} = \textbf{the Level of the Data Input} \\ & \textbf{Q}_{i0} = \textbf{the Level of Q}_{i} \; (i = 0, 1, \dots 7, \text{ as Appropriate) before the Indicated Steady-State Input Conditions Were Established. \end{split}$$

## **Absolute Maximum Ratings**(Note 1)

Supply Voltage 7V Input Voltage 7V Operating Free Air Temperature Range  $0^{\circ}$ C to +70°C Storage Temperature Range  $-65^{\circ}$ C to +150°C

Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

### **Recommended Operating Conditions**

| Symbol          | Parameter                        |        | Min  | Nom | Max  | Units |
|-----------------|----------------------------------|--------|------|-----|------|-------|
| V <sub>CC</sub> | Supply Voltage                   |        | 4.75 | 5   | 5.25 | V     |
| V <sub>IH</sub> | HIGH Level Input Voltage         |        | 2    |     |      | V     |
| V <sub>IL</sub> | LOW Level Input Voltage          |        |      |     | 0.8  | V     |
| I <sub>OH</sub> | HIGH Level Output Current        |        |      |     | -0.4 | mA    |
| I <sub>OL</sub> | LOW Level Output Current         |        |      |     | 8    | mA    |
| t <sub>W</sub>  | Pulse Width                      | Enable | 15   |     |      | ns    |
|                 | (Note 5)                         | Clear  | 15   |     |      | 115   |
| t <sub>SU</sub> | Setup Time                       | Data   | 15↑  |     |      | na    |
|                 | (Note 2)(Note 3)(Note 4)(Note 5) | Select | 15↓  |     |      | - ns  |
| t <sub>H</sub>  | Hold Time                        | Data   | 2.5↑ |     |      |       |
|                 | (Note 2)(Note 3)(Note 5)         | Select | 2.5↑ |     |      | - ns  |
| T <sub>A</sub>  | Free Air Operating Temperature   | ,      | 0    |     | 70   | °C    |

**Note 2:** The symbols  $(\downarrow, \uparrow)$  indicate the edge of the clock pulse used for reference:  $\uparrow$  for rising edge,  $\downarrow$  for falling edge.

Note 4: The select-to-enable setup time is the time before the HIGH-to-LOW enable transition that the select must be stable so that the correct latch is selected and the others not affected.

Note 5:  $T_A = 25^{\circ}C$  and  $V_{CC} = 5V$ .

#### **Electrical Characteristics**

over recommended operating free air temperature range (unless otherwise noted)

| Symbol          | Parameter                    | Conditions                                   | Min | Typ<br>(Note 6) | Max  | Units |
|-----------------|------------------------------|----------------------------------------------|-----|-----------------|------|-------|
| VI              | Input Clamp Voltage          | $V_{CC} = Min, I_I = -18 \text{ mA}$         |     |                 | -1.5 | V     |
| V <sub>OH</sub> | HIGH Level                   | V <sub>CC</sub> = Min, I <sub>OH</sub> = Max | 2.7 | 3.4             |      | V     |
|                 | Output Voltage               | $V_{IL} = Max, V_{IH} = Min$                 | 2.1 | 3.4             |      | V     |
| V <sub>OL</sub> | LOW Level                    | V <sub>CC</sub> = Min, I <sub>OL</sub> = Max |     | 0.35            | 0.5  |       |
|                 | Output Voltage               | $V_{IL} = Max, V_{IH} = Min$                 |     | 0.35            | 0.5  | V     |
|                 |                              | $I_{OL} = 4 \text{ mA}, V_{CC} = \text{Min}$ |     | 0.25            | 0.4  |       |
| I <sub>I</sub>  | Input Current @ Max          | $V_{CC} = Max, V_I = 7V$                     |     |                 | 0.1  | mA    |
|                 | Input Voltage                | $V_I = 10V$                                  |     |                 | 0.1  | 111/4 |
| I <sub>IH</sub> | HIGH Level Input Current     | $V_{CC} = Max, V_I = 2.7V$                   |     |                 | 20   | μΑ    |
| I <sub>IL</sub> | LOW Level Input Current      | $V_{CC} = Max, V_I = 0.4V$                   |     |                 | -0.4 | mA    |
|                 | Enable                       | $V_{CC} = Max, V_I = 0.4V$                   |     |                 | -0.8 | IIIA  |
| Ios             | Short Circuit Output Current | V <sub>CC</sub> = Max (Note 7)               | -20 |                 | -100 | mA    |
| I <sub>CC</sub> | Supply Current               | V <sub>CC</sub> = Max (Note 8)               |     | 22              | 36   | mA    |

Note 6: All typicals are at  $V_{CC} = 5V$ ,  $T_A = 25^{\circ}C$ .

Note 7: Not more than one output should be shorted at a time, and the duration should not exceed one second.

Note 8:  $I_{CC}$  is measured with all inputs at 4.5V, and all outputs OPEN.

Note 3: Setup and hold times are with reference to the enable input.

|                  | at $V_{CC} = 5V$ and $T_A = 25$ °C |                   |                  |                        |     |  |  |  |
|------------------|------------------------------------|-------------------|------------------|------------------------|-----|--|--|--|
|                  |                                    | From (Input)      | C <sub>L</sub> = | C <sub>L</sub> = 50 pF |     |  |  |  |
| Symbol           | Parameter                          | To (Output)       | $R_L =$          | $R_L = 2 k\Omega$      |     |  |  |  |
|                  |                                    |                   | Min              | Max                    | İ   |  |  |  |
| t <sub>PLH</sub> | Propagation Delay Time             | Enable to Output  |                  | 38                     | ns  |  |  |  |
|                  | LOW-to-HIGH Level Output           | Enable to Output  |                  | 36                     | 115 |  |  |  |
|                  | Propagation Delay Time             | Enable to Output  |                  | 32                     | ns  |  |  |  |
|                  | HIGH-to-LOW Level Output           | Litable to Output |                  | 32                     |     |  |  |  |
| t <sub>PLH</sub> | Propagation Delay Time             | Data to Output    |                  | 35                     | ns  |  |  |  |
|                  | LOW-to-HIGH Level Output           | Data to Odiput    | 33               |                        | 115 |  |  |  |
| t <sub>PHL</sub> | Propagation Delay Time             | Data to Output    | 30               | 30                     | ns  |  |  |  |
|                  | HIGH-to-LOW Level Output           | Data to Odiput    |                  | 30                     |     |  |  |  |
| t <sub>PLH</sub> | Propagation Delay Time             | Select to Output  |                  | 41                     | ns  |  |  |  |
|                  | LOW-to-HIGH Level Output           | Select to Output  |                  | 41                     | 115 |  |  |  |
| t <sub>PHL</sub> | Propagation Delay Time             | Select to Output  |                  | 38                     | ns  |  |  |  |
|                  | HIGH-to-LOW Level Output           | Select to Output  |                  | 36                     | 115 |  |  |  |
| t <sub>PHL</sub> | Propagation Delay Time             | Clear to Output   |                  | 36                     | ns  |  |  |  |
|                  | HIGH-to-LOW Level Output           | Clear to Output   |                  | 36                     | ns  |  |  |  |





16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N16E

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com