www.ti.com

SLLSE38A -JUNE 2010-REVISED AUGUST 2010

## 8-CHANNEL ESD ARRAY FOR PORTABLE SPACE-SAVING APPLICATIONS

Check for Samples: TPD8E003

#### **FEATURES**

- 8-Channel ESD Clamp Array to Enhance System-Level ESD Protection
- Exceeds IEC61000-4-2 (Level 4) ESD Protection Requirements
  - ±12-kV IEC 61000-4-2 Contact Discharge
  - ±15-kV IEC 61000-4-2 Air-Gap Discharge
- 3.5-A Peak Pulse Current (8/20-µs Pulse)
- ±15-kV Human-Body Model (HBM)
- Low Breakdown Voltage of 6 V
- Low Leakage Current
- Space-Saving Ultra-Thin, Small Outline No-Lead [WSON (DQD)] Package (0.4-mm Pitch)

#### **APPLICATIONS**

- Keypad
- Touch-Screen Interface
- Memory Interface
- Docking Connector Interface

#### DQD PACKAGE (TOP VIEW)



#### **DESCRIPTION**

The TPD8E003 is an array of 8 ESD clamps in a space saving SON (DQD) package. This integrated transient voltage suppressor device is designed for applications requiring system level ESD robustness. It is intended for use in sensitive equipment such as portable computers, cell phone, communication systems, and other applications. Its integrated design provides very effective and reliable protection for eight separate lines using only one package. The monolithic silicon technology of TPD8E003 offers superior matching between multiple lines over discrete ESD clamp solutions.

The TPD8E003 includes an ESD protection circuitry which prevents damage to the application when subjected to ESD stress exceeding IEC 61000-4-2 (Level 4). The TPD8E003 is specified for -40°C to 85°C operation.

#### **ORDERING INFORMATION**

|       | $T_A$   | mark 1     | PACKAGE <sup>(1)</sup> (2)                              | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|-------|---------|------------|---------------------------------------------------------|-----------------------|------------------|
| -40°C | to 85°C | WSON - DQD | L = 1.7 mm, W = 1.35 mm, H = 0.75<br>mm, pitch = 0.4 mm | TPD8E003DQDR          | 65S              |

(1) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

(2) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

#### **CIRCUIT SCHEMATIC**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

df.dzsc.com



### **ABSOLUTE MAXIMUM RATINGS(1)**

over operating free-air temperature range (unless otherwise noted)

|                  |                                      |         | MIN | MAX | UNIT |
|------------------|--------------------------------------|---------|-----|-----|------|
|                  | IO voltage tolerance                 | IO pins |     | 6   | V    |
| T <sub>A</sub>   | Operating free-air temperature range |         | -40 | 85  | °C   |
| T <sub>stg</sub> | Storage temperature                  |         | -55 | 155 | °C   |
|                  | IEC 61000-4-2 Contact Discharge      | IO pins |     | ±12 | kV   |
|                  | IEC 61000-4-2 Air-Gap Discharge      | IO pins |     | ±15 | kV   |
|                  | Peak pulse power (tp = 8/20 μs)      |         |     | 55  | W    |
|                  | Peak pulse current (tp = 8/20 μs)    |         |     | 3.5 | Amp  |
|                  | Human Body Model ESD                 | IO pins |     | ±15 | kV   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                     | TEST CONDITION                                   | MIN | TYP | MAX | UNIT |
|------------------|-------------------------------|--------------------------------------------------|-----|-----|-----|------|
| $V_{clamp}$      | Clamp voltage                 | I <sub>IO</sub> = 2 A, IO pin to ground          |     |     | 10  | V    |
| I                | Leakage current               | IO pin to ground                                 |     |     | 0.1 | μΑ   |
| C <sub>IO</sub>  | IO capacitance                | $V_{IO}$ = 2.5 V, IO pins                        | 7   | 9   | 12  | pF   |
| $\Delta C_{IO}$  | Differential line capacitance | V <sub>IO</sub> = 2.5 V, between IO pins         |     | 0.1 |     | pF   |
| $V_{BR}$         | Break-down voltage            | I <sub>IO</sub> = 1 mA                           | 6   |     |     | V    |
| R <sub>dyn</sub> | Dynamic resistance            | I <sub>IO</sub> = 1 A, between IO pin and ground |     | 1   |     | Ω    |

Product Folder Link(s): TPD8E003

www.持forpDoc003"供应商



Figure 1. IO Capacitance vs IO Voltage



Figure 2. DC Characteristics





Figure 3. Peak Pulse Waveforms



Figure 4. IEC Clamping Waveforms 8 kV Contact

### **TYPICAL CHARACTERISTICS (continued)**



Figure 5. IEC Clamping Waveforms -8 kV Contact



#### APPLICATION INFORMATION

The TPD8E003 offers eight ESD clamp circuits in a space-saving DQD package. When placed near the connector, the TPD8E003 ESD solution offers little or no signal distortion during normal operation due to low IO capacitance and ultra-low leakage current specifications. The TPD8E003 ensures that the core circuitry is protected and the system is functioning properly in the event of an ESD strike.

For proper operation of the ESD clamps, both during normal function and ESD events, the following layout/design guidelines should be followed:

- Place the TPD8E003 solution close to the connector. This allows the TPD8E003 to take away the energy
  associated with ESD strike before it reaches the internal circuitry of the system board.
- It is recommended to employ two signal layers in the printed circuit board (PCB) to route through the eight ESD clamp terminals of the TPD8E003.
- Ensure that there is proper metallization for the GND vertical interconnect access (VIA). During an ESD event, the in-rush current flows to the system GND plane through the GND VIA. Having a low-impedance path allows the current to flow quickly to GND, effectively building a robust, system-level ESD immunity.
- Place the VIA under the DQD pad in locations that offer maximum flexibility in board routing.
- One common set of guidelines (not restricted to all cases)
  - Trace width: 4 milVIA diameter: 6 mil
  - DQD package pad dimensions: 8 mil x 12 mil



Figure 6. Board Layout with the TPD8E003DQDR

Submit Documentation Feedback





# TOP LAYER ROUTING (INCLUDING VIAs)



## BOTTOM LAYER ROUTING (INCLUDING VIAs)



Figure 7. Top and Bottom Layer Board Layout with the TPD8E003DQDR



#### **REVISION HISTORY**

| Cł | hanges from Original (June 2010) to Revision A | Page |
|----|------------------------------------------------|------|
| •  | Changed pulse timing from 8/20-ms to 8/20-µs   | 1    |



#### PACKA

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Pea      |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|--------------|
| TPD8E003DQDR     | ACTIVE                | WSON         | DQD                | 8    | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-2600 |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retard in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate in continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical at TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Cu



**查询**"TPD8E003"供应商

6-Aug-2010

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPD8E003DQDR | WSON            | DQD                | 8 | 3000 | 180.0                    | 8.4                      | 1.65       | 2.0        | 0.95       | 4.0        | 8.0       | Q1               |

**查询"TPD8E003"供应商** 

6-Aug-2010



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPD8E003DQDR | WSON         | DQD             | 8    | 3000 | 202.0       | 201.0      | 28.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. SON (Small Outline No-Lead) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance.

  See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
- Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated.

  The Pin 1 identifiers are either a molded, marked, or metal feature.



#### THERMAL PAD MECHANICAL DATA



DQD (R-PWSON-N8)

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

## DQD (R-PWSON-N8)

## PLASTIC SMALL OUTLINE NO-LEAD



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
  - E. Maximum stencil thickness 0,1016 mm (4 mils). All linear dimensions are in millimeters.
  - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - G. Side aperture dimensions over—print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.



#### 查询"TPD8E003"供应商

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### **Products Applications Amplifiers** amplifier.ti.com Audio www.ti.com/audio **Data Converters** dataconverter.ti.com Automotive www.ti.com/automotive **DLP® Products** www.dlp.com Communications and www.ti.com/communications Telecom DSP Computers and www.ti.com/computers dsp.ti.com Peripherals Clocks and Timers www.ti.com/clocks Consumer Electronics www.ti.com/consumer-apps Interface interface.ti.com Energy www.ti.com/energy Industrial www.ti.com/industrial Logic logic.ti.com Power Mamt power.ti.com Medical www.ti.com/medical Microcontrollers microcontroller.ti.com www.ti.com/security Security **RFID** www.ti-rfid.com Space, Avionics & www.ti.com/space-avionics-defense Defense RF/IF and ZigBee® Solutions www.ti.com/lprf Video and Imaging www.ti.com/video Wireless www.ti.com/wireless-apps