## 查询"5962-87518013A"供应商 | | | | | | | | | | | | RI | EVIS | AOK | S | | | | | | | | | | | | | |--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------|--------------------------|-----|----|---------------|--------------|----------------|---------|---------------|-------------|------|-----|----------|----------|------|---------------------|--------------------|------------|----------------------|---------------------------|-------------|------|-------------|--------------|----------| | LTR | | | | | | | | | DAT | E (Y | R-MO | DA) | A | PPR | OVE | ) | | | | | | | | | | | | А | Add parameter I <sub>LIR</sub> to table I. Remove vendor CAGE 34335.<br>Change drawing CAGE code. Editorial changes throughout. | | | | | | | | 19 | 89 | MAR | 01 | M | . N. | L | ? | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CUI | RRE | NT | C | Δι | GE | E C | OE | DΕ | 67 | '2£ | 88 | | | | | | | | | | | | | | | | | | RRE | NT | C. | ΑŒ | GE | E C | OE | DΕ | 67<br>T | ' <b>2</b> 6 | 8<br>T | | 1 | r | <u> </u> | | T | · | <u> </u> | <del></del> | Т | 1 | ľ | r | T | | | CUI<br>REV | RRE | :NT | c.<br>T | A | GE | c | OE | DΕ | 67 | 26 | 8 | | | <u> </u> | | | | | <u> </u> | | <u> </u> | | | <u> </u> | | | | REV | RRE | NT | c. | A | GE | c | OE | DE | 67 | 26 | 8 | | | | | | | ` | | | | | | | | | | REV<br>SHEET | RRE | NT | C. | A | GE | c | OE | Œ | 67 | 26 | 8 | | | | | | | | | | | | | | | | | REV<br>SHEET<br>REV<br>SHEET | | | C | A | GE | | | | | | | A | A | Α | A | Δ | Δ | Δ | Δ | Δ | | | | | | | | REV<br>SHEET<br>REV | ATUS | | | | GE | A 1 | <b>O</b> [ | A<br>3 | 67 | <b>26</b> A 5 | 8<br>A<br>6 | A 7 | A 8 | A 9 | A<br>10 | A 11 | A 12 | | A 14 | A. 15 | | | | | | | | REV SHEET REV SHEET REV STA | ATUS<br>ETS | | HEE | T | GE | A<br>1<br>PRE | A 2 | A 3 D BY | A 4 | A | A | | _ | | 10 | 11 | 12<br><b>NSE</b> | 13<br><b>ELE</b> ( | 14<br>CTRC | 15<br>NICS | s su | PPLY 444 | CEN | ITER | | | | REV SHEET REV SHEET REV STA OF SHE | ATUS<br>ETS | RDI | REV | T | GE | A<br>1<br>PRE | A 2 | A<br>3<br>D BY | A 4 | A | A | | _ | | 10 | 11 | 12<br><b>NSE</b> | 13<br><b>ELE</b> ( | 14 | 15<br>NICS | s su | PPLY | 'CEN | ITER | | | | REV SHEET REV SHEET REV STA OF SHE | ATUS<br>EETS<br>A<br>NDA<br>MILIT | RDI | REV | T | GE | A<br>1<br>PRE | A 2 | A<br>3<br>D BY | A 4 | A | A | | _ | 9 | 10 | DEFE | 12<br>NSE | 13 ELECTORY | 14<br>TON, | 15<br>NICS<br>OHK | S SU<br>O 45 | 444<br>OS. | PRO | GRAM | MABL | | | REV SHEET REV SHEET REV STA OF SHE PMIC NA | ATUS<br>EETS<br>A<br>NDA<br>MILIT<br>DRAV | RDI | ZEI | T D | | A<br>1<br>PRE | A 2 | A<br>3<br>D BY | A 4 | A | A | | _ | 9 | 10 | DEFE | 12<br>NSE | 13 ELECTORY | 14<br>TON, | 15<br>NICS<br>OHK | S SU<br>O 45 | 444<br>OS. | PRO | GRAM | MABL | E | | REV SHEET REV SHEET REV STA OF SHE PMIC NA STA THIS DR OR USE AND | ATUS<br>EETS<br>A<br>NDA<br>MILIT<br>DRAV | RDI: | ZEI<br>ZEI<br>ZEI<br>ZEI | T D | | A 1 PREE | A 2 PARECKET | A 3 D BY | A 4 | A 5 | A 6 6 on | | _ | 9 | 10 | DEFE | 12<br>RCUIT<br>PT C | T, [ONTF | 14<br>TON, | DNICS<br>OHK<br>TAL, | S SU<br>O 45<br>NM<br>MON | 0S,<br>0LIT | PRO | GRAM<br>SIL | MABL<br>ICON | <b>N</b> | 5962-E1200 DISTRIBUTION STATEMENT A. Approved for public release; distribution is unlimited. ### 1. SCOPE 1.1 Scope. This drawing describes device requirements for class B microcircuits in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant mon-JAN devices." 1.2 Part number. The complete part number shall be as shown in the following example: 1.2.1 Device type. The device type shall identify the circuit function as follows: Device type Generic number Circuit function O1 8259A Programmable interrupt controller 1.2.2 <u>Case outlines</u>. The case outlines shall be as designated in appendix C of MIL-M-38510, and as follows: Outline letter Case outline X D-10 (28-lead, 1.490" x .610" x .232"), dwal-in-line package 3 C-4 (28-terminal, .460" x .460" x .100") square chip carrier package 1.3 Absolute maximum ratings. 1.4 Recommended operating conditions. STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 DESC FORM 193A SEP 87 # U. S. GOVERNMENT PRINTING OFFICE: 1988-550-547 ### THE SAPPLICABLE CHOCKIMENTS TO THE 2.1 Government specification and standard. Unless otherwise specified, the following specification and standard, of the issue listed in that issue of the Department of Defense Index of Specifications and Standards specified in the solicitation, form a part of this drawing to the extent specified herein. **SPECIFICATION** **MILITARY** MIL-M-38510 Microcircuits, General Specification for. **STANDARD** MILITARY MIL-STD-883 - Test Methods and Procedures for Microelectronics. (Copies of the specification and standard required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.) - 2.2 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence. - 3. REQUIREMENTS - 3.1 Item requirements. The individual item requirements shall be in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices" and as specified herein. - 3.2 Design, construction, and physical dimensions. The design, construction, and physical dimensions shall be as specified in MIL-M-38510 and herein. - 3.2.1 Terminal connections. The terminal connections shall be as specified on figure 1. - 3.2.2 Logic diagram. The logic diagram shall be as specified on figure 2. - 3.2.3 Case outlines. The case outlines shall be in accordance with 1.2.2 herein. - 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified, the electrical performance characteristics are as specified in table I and apply over the full case operating temperature range. - 3.4 Marking. Marking shall be in accordance with MIL-STD-883 (see 3.1 herein). The part shall be marked with the part number listed in 1.2 herein. In addition, the manufacturer's part number may also be marked as listed in 6.5 herein. - 3.5 Certificate of compliance. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in 6.5. The certificate of compliance submitted to DESC-ECS prior to listing as an approved source of supply shall state that the manufacturer's product meets the requirements of MIL-STD-883 (see 3.1 herein) and the requirements herein. STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 SIZE A 5962-87518 REVISION LEVEL A 3 DESC FORM 193A SEP 87 | Test | Symbol | Cond1<br>-55°C < T <sub>C</sub> | tions | Group A | Limits | | Unit | |----------------------------------------------------|-------------------|-------------------------------------------------------------|----------------------------------------|-----------|--------------------|------------------|----------------------| | | 1 | -55°C < T <sub>C</sub><br> unless otherw | <pre> &lt; +125 C rise specified</pre> | subgroups | Min | Max | <u> </u> | | Input low voltage | V <sub>IL</sub> | V <sub>CC</sub> = 5 V ±10% | | 1, 2, 3 | <u> </u> | .8<br><u>1</u> / | V<br>1 | | Input high<br>voltage | V <sub>IH</sub> | V <sub>CC</sub> = 5 V ±10% | | 1, 2, 3 | <br> 2.3<br> | <br> <br> | <br> V<br> | | Low level<br>output voltage | I V <sub>OL</sub> | V <sub>CC</sub> = 5 V ±10%<br>I <sub>OL</sub> = 2.2 mA | | 1, 2, 3 | <br> <br> <br> | .45 | V<br> V | | High level<br>output voltage | V <sub>OH</sub> | V <sub>CC</sub> = 5 V ±10%<br>I I <sub>OH</sub> = -400 μA | | 1, 2, 3 | 2.4<br> <br> | | Y | | Interrupt high level output | YOHT) | V <sub>CC</sub> = 4.5 V | I <sub>OH</sub> = -100 μA | 1, 2, 3 | 3.5 | <br> | V | | vol tage | !<br>! | | I <sub>OH</sub> = -400 μA | | 2.4 | <br> <br> | ٧ | | Input load<br>current | ILI | V <sub>CC</sub> = 5.5 V<br> V <sub>IN</sub> = 0 V to 5.5 V | 1 | 1, 2, 3 | -10<br> <u>2/</u> | +10 | <br> μ <b>A</b><br> | | Input load current<br>IRO - IR7 | ILIR | V <sub>CC</sub> = 5.5 V<br>V <sub>IN</sub> = 0 V to 5.5 V | 1 | 1, 2, 3 | -300<br>2/ | +10 | μ <b>A</b> | | Output leakage<br>current | I <sub>LOL</sub> | V <sub>CC</sub> = 5.5 V, V <sub>OU</sub> | T = 0.45 to 4.5 V | 1, 2, 3 | 2/<br> -T0 | +10 | μА | | | ILOH | V <sub>OUT</sub> = V <sub>CC</sub> , V <sub>CC</sub> = | = 5.5 V | 1, 2, 3 | | +10 | μА | | V <sub>CC</sub> supply current | Icc | V <sub>CC</sub> = 5.5 V<br> Outputs loaded st | <u>3</u> / | 1, 2, 3 | <br> <br> | 125<br> <br> | mA<br> <br> | | Input<br>capacitance | CIN | FC = 1 MHz, T <sub>C</sub> = See 4.3.1d | +25°C | 4 | | <br> 10<br> | pF<br> <br> | | I/O capacitance | c <sub>I/0</sub> | T <sub>C</sub> = +25°C<br> See 4.3.1d | | 4 | | 20<br> | i pF | | Functional tests | | See 4.3.1c | | 7, 8 | | | 1 | | See footnotes at en | d of table | 9. | | | | | | | | ARDIZE | | | | 962-875 | 18 | | | See footnotes at en STANDA MILITARY DEFENSE ELECTR | ARDIZEI | ING | | 5 | 5962-875<br>SHE | | - | DESC FORM 193A SEP 87 ☆ U. S. GOVERNMENT PRINTING OFFICE: 1968-550-547 词 5902-87518013 ABLE 中间 Electrical performance characteristics - Continued. Symbol Test Conditions Group A Limits Unit -55°C < T<sub>C</sub> < +125°C unless otherwise specified subgroups Min Max AO/CS setup to See figure 3 4/ 9,10,11 0 **t**AHRL ns RD/INTA falling AO/CS hold after 9,10,11 0 t<sub>RHAX</sub> ns RD/INTA rising RD pulse width tRLRH 9,10,11 235 ns AO/CS setup to WR falling 9,10,11 0 tAHWL ns AO/CS hold after 9,10,11 0 t<sub>WHAX</sub> ns WR rising WR pulse width **tWLWH** 9,10,11 ns Data setup to 9,10,11 240 t<sub>D</sub>VWH ns WR rising Data hold after tWHDX 9,10,11 0 ns WR rising Interrupt request tJLJH 9,10,11 100 ns width (low) 5/ Cascade setup to 9,10,11 55 tCVIAL ns second or third INTA falling (slave only) End of RD to tRHRL 9,10,11 300 ns next command See footnotes at end of table. **STANDARDIZED** SIZE Α 5962-87518 **MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER REVISION LEVEL** SHEET DAYTON, OHIO 45444 DESC FORM 193A SEP 87 **☆** U. S. GOVERNMENT PRINTING OFFICE: 1968—550-547 # 查询"5962-87518013A"供应商 | Test | Symbol | 1 | Conditions | • | Group A | <br> Limits | | Unit | |--------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------------|--------------------------------------------|--------------|-----------|----------------|-----|-------------------| | | · · · · · · · · · · · · · · · · · · · | -55°<br>unless | C < T <sub>C</sub> < +125<br>otherwise spe | °C<br>cified | subgroups | Min | Max | | | End of WR to next command | t <sub>WHRL</sub> | <br> See figure<br> <br> | 3 | 4/ | 9,10,11 | 370 | 1 | l ns<br>l ns<br>l | | Data valid from RD/INTA falling 6/ | t <sub>RLDV</sub> | <br> <br> <br> <br> | | | 9,10,11 | <br> <br> <br> | 200 | ns | | Data float after RD/INTA rising 6/ | t <sub>RHDZ</sub> | 1<br> <br> <br> <br> | | | 9,10,11 | 10 2/ | 100 | ns | | Interrupt output delay 6/ | чнін | <br> | | | 9,10,11 | | 350 | ns | | Cascade valid from first INTA fall- ing (master only) 6/ | tIALCV | <br> <br> <br> <br> | | | 9,10,11 | | 565 | ns<br> <br> | | Enable active 6/ <br>from RD falling <br>or INTA falling | <sup>t</sup> RLEL | <br> -<br> -<br> -<br> - | | | 9,10,11 | | 125 | ns | | Enable inactive from RD rising or INTA rising 6/ | <sup>t</sup> RHEH | <br> | | | 9,10,11 | <br> <br> | 150 | ns | | Data valid from $\begin{vmatrix} 1 \\ 1 \end{vmatrix}$ stable address $\begin{vmatrix} 6 \\ 1 \end{vmatrix}$ | t <sub>AHDV</sub> | <br> | | | 9,10,11 | | 200 | ns | | Cascade valid to <br>valid data <u>6</u> / | <sup>‡</sup> C V D V | <br> | | | 9,10,11 | | 300 | ns | | ee footnotes on nex | | | SIZE | | 1 | | | | | MILITARY | | | A | | 5 | 962-87 | 518 | | | | | | | | | | | | DESC FORM 193A SEP 87 ★ U. S. GOVERNMENT PRINTING OFFICE: 1988--550-54 19 Due to test equipment Timitations, actual tested values may differ from those specified but specific limits are guaranteed. Guaranteed if not tested to the limits specified. - $I_{CC}$ is measured in a static condition with outputs in a worst case state having standard $I_{OL}/I_{OH}$ loads applied. - Test conditions: $V_{CC}=5$ V $\pm 10\%$ (see figure 4), $V_{IL}=0.45$ V, $V_{OL}=0.8$ V, $I_{OL}=2.2$ mA, $V_{IH}=2.4$ V, $V_{OH}=2.0$ V, $I_{OH}=-400$ $\mu$ A. This is the low time required to clear the input latch in the edge triggered mode. - Test conditions: Capacitance of data bus: Maximum test = 100 pF, minimum test = 15 pF, CINT = 100 pF, CENABLE = 15 pF (see figure 5). - 3.6 Certificate of conformance. A certificate of conformance as required in MIL-STD-883 (see 3.1 herein) shall be provided with each lot of microcircuits delivered to this drawing. - 3.7 Notification of change. Notification of change to DESC-ECS shall be required in accordance with MIL-STD-883 (see 3.1 herein). - 3.8 Verification and review. DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 4. QUALITY ASSURANCE PROVISIONS - 4.1 Sampling and inspection. Sampling and inspection procedures shall be in accordance with section 4 of MIL-M-38510 to the extent specified in MIL-STD-883 (see 3.1 herein). - 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply: - a. Burn-in test, method 1015 of MIL-STD-883. - Test condition C or D using the circuit submitted with the certificate of compliance (see 3.5 herein). - (2) $T_A = +125^{\circ}C$ , minimum. - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer. - 4.3 Quality conformance inspection. Quality conformance inspection shall be in accordance with method 5005 of MIL-SID-883 including groups A, B, C, and D inspections. The following additional criteria shall apply. - 4.3.1 Group A inspection. - a. Tests shall be as specified in table II herein. - b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted. - c. Subgroups 7 and 8 testing shall be sufficient to verify the functional operation of the device. - d. Subgroup 4 ( $c_{\rm IN}$ and $c_{\rm I/O}$ measurements) shall be measured initially and after process or design changes which may affect input or output capacitance. A minimum sample size of five devices with zero rejects shall be required. | STANDARDIZED MILITARY DRAWING | SIZE<br>A | 5962-87518 | | | 2-87518 | |------------------------------------------------------|-----------|------------|----------------|-----|---------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | | REVISION LEVEL | . A | SHEET 7 | DESC FORM 193A SEP 87 **★ U. S. GOVERNMENT PRINTING OFFICE: 1988--550-547** Powered by ICminer.com Electronic-Library Service CopyRight 2003 DESC FORM 193A SEP 87 本治"5002\_075100124"/#広帝 4.3.2 Groups C and D inspections. - a. End-point electrical parameters shall be as specified in table II herein. - b. Steady-state life test conditions, method 1005 of MIL-STD-883. - Test condition C or D using the circuit submitted with the certificate of compliance (see 3.5 herein). - (2) $T_A = +125^{\circ}C$ , minimum. - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. TABLE II. Electrical test requirements. | <br> <br> MIL-STD-883 test requirements<br> | Subgroups<br>(per method<br> 5005, table I) | |--------------------------------------------------------------------|----------------------------------------------| | <br> Initial electrical parameters<br> (method 5004)<br> | <del></del> | | <br> Final electrical test parameters<br> (method 5004)<br> | 1*, 2, 3, 7, 8,<br>9, 10, 11 | | Group A test requirements<br>(method 5005) | 1, 2, 3, 4, 7, 8, 9, 10, 11 | | Groups C and D end-point<br>electrical parameters<br>(method 5005) | 2, 8A, 10 | <sup>\*</sup> PDA applies to subgroup 1. #### 5. PACKAGING 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-M-38510. ### 6. NOTES - 6.1 Intended use. Microcircuits conforming to this drawing are intended for use when military specifications do not exist and qualified military devices that will perform the required function are not available for OEM application. When a military specification exists and the product covered by this drawing has been qualified for listing on QPL-38510, the device specified herein will be inactivated and will not be used for new design. The QPL-38510 product shall be the preferred item for all applications. - 6.2 Replaceability. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. | STANDARDIZED MILITARY DRAWING | SIZE A 5962-87518 | | | | 2-87518 | |------------------------------------------------------|-------------------|--|----------------|---|-----------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | | REVISION LEVEL | А | <b>SHEET</b> 13 | DESC FORM 193A SEP 87 ☆ U. S. GOVERNMENT PRINTING OFFICE: 1988—550-547 | c 2 | D | | | |-----|-----|-------------|--| | 0.3 | rın | description | | | Pin no. | Name | 1/0 | Description | |----------|--------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 28 | Vcc | | Power: +5 V supply. | | 14 | GND | | Ground. | | 1 | टड | I | Chip select: A low on this pin enables RD and WR communication between the CPU and the device. INTA functions are independent of CS. | | 2 | ₩R | I | Write: A low on this pin when $\overline{\text{CS}}$ is low enables the device to accept command words from the CPU. | | 3 | RD I | I | Read: A low on this pin when CS is low enables the device to release status onto the data bus for the CPU. | | 4-11 | D <sub>7</sub> -D <sub>0</sub> | 1/0 | Bidirectional data bus: Control status and interrupt-vector information are transferred via the bus. | | 12,13,15 | CAS O-CAS 2 | 1/0 | Cascade lines: The CAS lines form a private device bus to control a multiple device structure. These pins are outputs for a master device and inputs for a slave device. | | 16 | SP/EN | 1/0 | Slave program/enable buffer. This is a dual function pin. When in the buffered mode, it can be used as an output to control buffer transceivers (EN). When not in the buffered mode, it is used as an input to designate as a master (SP = 1) or slave (SP = 0). | | 17 | INT | 0 | Interrupt: This pin goes high whenever a valid interrupt request is asserted. It is used to interrupt the CPU, thus it is connected to the CPU's interrupt pin. | | 18-25 | IRO-IR7 | I | Interrupt requests: Asynchronous inputs. An interrupt request is executed by raising an IR input (low to high), and holding it high until it is acknowledged (edge triggered mode), or just by a high level on an IR input (level triggered mode). | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 SIZE A 5962-87518 REVISION LEVEL A 14 DESC FORM 193A SEP 87 $\pm$ U. 8. GOVERNMENT PRINTING OFFICE: 1966—550-547 | Pin no. | Name | 1/0 | Description | |---------|----------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 26 | INTA | I I | Interrupt acknowledge: This pin is used to enable device<br>interrupt-vector data onto the data bus by a sequence of<br>interrupt acknowledge pulses issued by the CPU. | | 27 | A <sub>0</sub> | I<br> I<br> <br> <br> <br> | $A_0$ address line: This pin acts in conjunction with the $\overline{\mbox{CS}}_{,}$ $\overline{\mbox{WR}}_{,}$ and $\overline{\mbox{RD}}_{,}$ pins. It is used by the device to decipher various command words the CPU writes and status the CPU wishes to read. It is typically connected to the CPU $A_0$ address line (A_1 for 1APX 86, 88). | - 6.4 Comments. Comments on this drawing should be directed to DESC-ECS, Dayton, Ohio 45444, or telephone 513-296-5375. - 6.5 Approved source of supply. An approved source of supply is listed herein. Additional sources will be added as they become available. The vendor listed herein has agreed to this drawing and a certificate of compliance (see 3.5 herein) has been submitted to DESC-ECS. | <br> <br> Military drawing<br> part number | Vendor <br> CAGE <br> number | Vendor <br>similar part <br>number <u>1</u> / | |----------------------------------------------|----------------------------------|-------------------------------------------------| | 5962-8751801XX | 34649 | MD8259A/B | | 5962-87518013X | 34649 | MR8259A/B | 1/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. Vendor CAGE number Vendor name and address 34649 Intel Corporation 5000 W Williams Field Road Chandler, AZ 85224 STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 DESC FORM 193A SEP 87 # U. S. GOVERNMENT PRINTING OFFICE: 1968-550-547