

## LMH0056

## **HD/SD SDI Reclocker with 4:1 Input Multiplexer**

### **General Description**

The LMH0056 HD/SD SDI Reclocker with 4:1 Input Multiplexer is a monolithic integrated circuit that retimes bit-serial digital video data conforming to the SMPTE 259M (A & C) and SMPTE 292M standards. The LMH0056 operates at serial data rates of 143 Mbps, 270 Mbps, 1.483 Gbps and 1.485 Gbps. The LMH0056 supports DVB-ASI operation at 270 Mbps. The LMH0056 includes an integrated 4:1 input multiplexer for selecting one of four input data streams for retiming.

The LMH0056 automatically detects the incoming data rate and adjusts itself to retime the incoming data to suppress accumulated jitter. The LMH0056 recovers the serial data-rate clock and optionally provides it as an output. The LMH0056 has two differential serial data outputs; the second output may be selected as a low-jitter, data-rate clock output. Controls and indicators are: serial clock or second serial data output select, manual rate select input, SD/HD rate indicator output, lock detect output, auto/manual data bypass and output mute. The serial data inputs, outputs, and serial data-rate clock outputs are differential LVPECL compatible. The CML serial data and serial data-rate clock outputs are suitable for driving  $100\Omega$  differentially terminated networks. The control logic inputs and outputs are LVCMOS compatible.

The LMH0056 is powered from a single 3.3V supply. Power dissipation is typically 350 mW. The device is housed in a 48-pin LLP package.

### **Features**

- Supports SMPTE 259M (A & C) and SMPTE 292M serial digital video standards
- Supports 143 Mbps, 270 Mbps, 1.483 Gbps, and 1.485 Gbps serial data rate operation
- Supports DVB-ASI at 270 Mbps
- Single 3.3V supply operation
- 350 mW typical power consumption
- Integrated 4:1 multiplexed input
- Two differential, reclocked outputs
- Choice of second reclocked output or low-jitter, differential, data-rate clock output
- Single 27 MHz external crystal or reference clock input
- Manual rate select input
- SD/HD operating rate indicator output
- Lock Detect indicator output
- Output mute function for data and clock
- Auto/Manual reclocker bypass
- Differential LVPECL compatible serial data inputs and outputs
- LVCMOS control inputs and indicator outputs
- 48-Pin LLP package
- Industrial temperature range: -40°C to +85°C

## **Applications**

- SDTV/HDTV serial digital video interfaces for:
  - Digital video routers and switchers
  - Digital video processing and editing equipment
  - DVB-ASI equipment
  - Video standards and format converters

## **Typical Application**



20201901



# Connection Diagram 查询"LMH0056SQ"供应商



The exposed die attach pad is the negative electrical terminal for this device. It must be connected to the negative power supply voltage.

48-Pin LLP Order Number LMH0056SQ See NS Package Number SQA-48C N0056

## Pin Descriptions

| Pin      | Name               | Description                                              |  |
|----------|--------------------|----------------------------------------------------------|--|
| 1        | SDI0               | Data Input 0 true                                        |  |
| 2        | SDI0               | Data Input 0 complement                                  |  |
| 3        | V <sub>CC</sub>    | Positive power supply input                              |  |
| 4        | SDI1               | Data Input 1 true                                        |  |
| 5        | SDI1               | Data Input 1 complement                                  |  |
| 6        | V <sub>CC</sub>    | Positive power supply input                              |  |
| 7        | SDI2               | Data Input 2 true                                        |  |
| 8        | SDI2               | Data Input 2 complement                                  |  |
| 9        | V <sub>CC</sub>    | Positive power supply input                              |  |
| 10       | SDI3               | Data Input 3 true                                        |  |
| 11       | SDI3               | Data Input 3 complement                                  |  |
| 12       | V <sub>CC</sub>    | Positive power supply input                              |  |
| 13       | V <sub>EE</sub>    | Negative power supply input                              |  |
| 14       | V <sub>CC</sub>    | Positive power supply input                              |  |
| 15       | BYPASS/AUTO BYPASS | Bypass / Auto Bypass mode select                         |  |
| 16       | OUTPUT MUTE        | Data and Clock Output Mute input (active low)            |  |
| 17       | V <sub>EE</sub>    | Negative power supply input                              |  |
| 18       | XTAL IN/EXT CLK    | Crystal or External Oscillator input                     |  |
| 19       | V <sub>EE</sub>    | Negative power supply input                              |  |
| 20       | V <sub>EE</sub>    | Negative power supply input                              |  |
| 21       | V <sub>EE</sub>    | Negative power supply input                              |  |
| 22       | XTAL OUT           | Crystal Oscillator output                                |  |
| 23       | V <sub>EE</sub>    | Negative power supply input                              |  |
| 24       | LOCK DETECT        | PLL Lock Detect output (active high)                     |  |
| 25       | V <sub>EE</sub>    | Negative power supply input                              |  |
| 26       | V <sub>EE</sub>    | Negative power supply input                              |  |
| 27       | V <sub>EE</sub>    | Negative power supply input                              |  |
| 28       | SCO/SDO2           | Serial Clock or Serial Data Output 2 complement          |  |
| 29       | SCO/SDO2           | Serial Clock or Serial Data Output 2 true                |  |
| 30       | V <sub>CC</sub>    | Positive power supply input                              |  |
| 31       | V <sub>CC</sub>    | Positive power supply input                              |  |
| 32       | SDO                | Data Output complement                                   |  |
| 33       | SDO                | Data Output true                                         |  |
| 34       | V <sub>CC</sub>    | Positive power supply input                              |  |
| 35       | V <sub>CC</sub>    | Positive power supply input                              |  |
| 36       | SD/HD              | Data Rate Range output                                   |  |
| 37       | SCO_EN             | Serial Clock or Serial Data 2 Output select              |  |
| 38       | V <sub>EE</sub>    | Negative power supply input                              |  |
| 39       | V <sub>EE</sub>    | Negative power supply input  Negative power supply input |  |
| 40       |                    | Negative power supply input  Negative power supply input |  |
| 40       | V <sub>EE</sub>    | Negative power supply input  Negative power supply input |  |
| 41<br>42 | V <sub>EE</sub>    | Negative power supply input  Negative power supply input |  |
|          | V <sub>EE</sub>    |                                                          |  |
| 43       |                    | Loop Filter                                              |  |
| 44       | LF2                | Loop Filter                                              |  |
| 45       | RATE 0             | Data Rate select                                         |  |
| 46       | RATE 1             | Data Rate select                                         |  |
| 47       | SEL0               | Data Input select                                        |  |
| 48       | SEL1               | Data Input select                                        |  |

Absolute Maximum Ratings (Note 1) It is a面简单性的 图 Maximum Ratings (Note 1) It

military qualified version. If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage  $(V_{CC}-V_{EE})$ 4.0V Logic Supply Voltage (Vi)  $V_{\text{EE}}$ -0.15V to  $V_{CC}$ +0.15V

Logic Input Current (single input):

 $Vi = V_{EE} - 0.15V$ -5 mA  $Vi = V_{CC} + 0.15V$ +5 mA  $V_{\text{EE}}$ -0.15V to Logic Output Voltage (Vo) V<sub>CC</sub>+0.15V

Logic Output Source/Sink Current ±8 mA

Serial Data Input Voltage (V<sub>SDI</sub>)  $V_{\rm CC}$  to  $V_{\rm CC}$ -2.0V 24 mA

Serial Data Output Sink Current (I<sub>SDO</sub>)

Package Thermal Resistance

26.1°C/W  $\theta_{JA}$  48-pin LLP 1.9°C/W  $\theta_{JC}$  48-pin LLP Storage Temp. Range -65°C to +150°C Junction Temperature +150°C Lead Temperature (Soldering 4 Sec) +260°C (Pb-free) ESD Rating (HBM) 2 kV ESD Rating (MM) 250V

### **Recommended Operating Conditions**

Supply Voltage  $(V_{CC}-V_{EE})$  $3.3V \pm 5\%$ Logic Input Voltage  $V_{EE}$  to  $V_{CC}$ Differential Serial Input Voltage 800 mV ±10%

Serial Data or Clock Output Sink

16 mA max. Current (I<sub>SO</sub>) -40°C to +85°C Operating Free Air Temperature (T<sub>A</sub>)

### **DC Electrical Characteristics**

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified. (Notes 2, 3)

| Symbol            | Parameter                                   | Conditions                        | Reference               | Min                  | Тур                                       | Max                   | Units      |
|-------------------|---------------------------------------------|-----------------------------------|-------------------------|----------------------|-------------------------------------------|-----------------------|------------|
| V <sub>IH</sub>   | Input Voltage High<br>Level                 |                                   | Logic level inputs      | 2                    |                                           | V <sub>CC</sub>       | V          |
| V <sub>IL</sub>   | Input Voltage Low Level                     |                                   |                         | V <sub>EE</sub>      |                                           | 0.8                   | V          |
| I <sub>IH</sub>   | Input Current High Level                    | $V_{IH} = V_{CC}$                 |                         |                      | 1                                         | 20                    | μΑ         |
| I <sub>IL</sub>   | Input Current Low Level                     | $V_{IL} = V_{EE}$                 |                         |                      | -1                                        | -20                   | μΑ         |
| $V_{OH}$          | Output Voltage High<br>Level                | $I_{OH} = -2 \text{ mA}$          | All logic level outputs | 2                    |                                           |                       | ٧          |
| $V_{OL}$          | Output Voltage Low<br>Level                 | $I_{OL} = +2 \text{ mA}$          |                         |                      |                                           | V <sub>EE</sub> + 0.6 | ٧          |
| $V_{SDID}$        | Serial Input Voltage,<br>Differential       |                                   | SDI                     | 200                  |                                           | 1600                  | $mV_{P-P}$ |
| V <sub>CMI</sub>  | Input Common Mode<br>Voltage                |                                   | SDI                     | V <sub>CC</sub> -1.6 |                                           | V <sub>CC</sub> -0.2  | V          |
| $V_{SDOD}$        | Serial Output Voltage,<br>Differential      | 100Ω differential load            | SCO, SDO                | 720                  | 800                                       | 880                   | $mV_{P-P}$ |
| $V_{CMO}$         | Output Common Mode<br>Voltage               | 100Ω differential load            | SCO, SDO                |                      | V <sub>CC</sub> -<br>V <sub>SDOD</sub> /2 |                       | V          |
| I <sub>LEAK</sub> | Leakage Current                             |                                   | LF1, LF2                |                      | TBD                                       |                       | μA         |
| I <sub>CC</sub>   | Power Supply Current,<br>3.3V supply, Total | 270 Mbps, NTSC color bar pattern  |                         |                      | 105                                       |                       | mA         |
| I <sub>cc</sub>   | Power Supply Current,<br>3.3V supply, Total | 1485 Mbps, NTSC color bar pattern |                         |                      | 105                                       |                       | mA         |

AC Electrical Characteristics

| The continued of the con

| Symbol                          | Parameter                                                              | Conditions                                         | Reference     | Min  | Тур           | Max  | Units             |
|---------------------------------|------------------------------------------------------------------------|----------------------------------------------------|---------------|------|---------------|------|-------------------|
| BR <sub>SD</sub>                | Serial Data Rate                                                       | SMPTE 259M, A                                      | SDI, SDO      |      | 143           |      | Mbps              |
| BR <sub>SD</sub>                | Serial Data Rate                                                       | SMPTE 259M, C                                      | SDI, SDO      |      | 270           |      | Mbps              |
| BR <sub>SD</sub>                | Serial Data Rate                                                       | SMPTE 292M                                         | SDI, SDO      |      | 1483,<br>1485 |      | Mbps              |
| TOL <sub>JIT</sub>              | Serial Input Jitter<br>Tolerance                                       | 143 or 270 Mbps,<br>(Notes 7, 8, 9)                | SDI           | >6   |               |      | UI <sub>P-P</sub> |
| TOL <sub>JIT</sub>              | Serial Input Jitter<br>Tolerance                                       | 143 or 270 Mbps,<br>(Notes 7, 8, 10, 13)           | SDI           | >0.6 |               |      | UI <sub>P-P</sub> |
| TOL <sub>JIT</sub>              | Serial Input Jitter<br>Tolerance                                       | 1483 Mbps or 1485<br>Mbps, (Notes 7, 8, 9)         | SDI           | >6   |               |      | UI <sub>P-P</sub> |
| TOL <sub>JIT</sub>              | Serial Input Jitter<br>Tolerance                                       | 1483 Mbps or 1485<br>Mbps, (Notes 7, 8, 10,<br>13) | SDI           | >0.6 |               |      | UI <sub>P-P</sub> |
| t <sub>JIT</sub>                | Additive Output Jitter                                                 | 143 Mbps, (Note 8)                                 | SDO           |      | 0.02          | 0.08 | UI <sub>P-P</sub> |
| t <sub>JIT</sub>                | Additive Output Jitter                                                 | 270 Mbps, (Note 8)                                 | SDO           |      | 0.02          | 0.08 | UI <sub>P-P</sub> |
| t <sub>JIT</sub>                | Additive Output Jitter                                                 | 1483 Mbps, 1485 Mbps, (Note 8)                     | SDO           |      | 0.05          | 0.1  | UI <sub>P-P</sub> |
| $\lambda_{BW}$                  | Jitter Transfer Function  -3 dB Bandwidth  (Fractional Loop Bandwidth) | All supported data rates, (Note 11)                |               | 0.1  | 0.25          | 0.35 | %BR <sub>SD</sub> |
| δ                               | Jitter Transfer Function Peaking                                       | All supported data rates, (Note 12)                |               |      | 0.05          | 0.1  | dB                |
| F <sub>co</sub>                 | Serial Clock Output<br>Frequency                                       | 143 Mbps data rate                                 | SCO           |      | 143           |      | MHz               |
| F <sub>co</sub>                 | Serial Clock Output<br>Frequency                                       | 270 Mbps data rate                                 | SCO           |      | 270           |      | MHz               |
| F <sub>co</sub>                 | Serial Clock Output<br>Frequency                                       | 1483 Mbps data rate                                | SCO           |      | 1483          |      | MHz               |
| F <sub>co</sub>                 | Serial Clock Output<br>Frequency                                       | 1485 Mbps data rate                                | SCO           |      | 1485          |      | MHz               |
| t <sub>JIT</sub>                | Serial Clock Output<br>Jitter                                          |                                                    | SCO           |      | 2             | 3    | ps <sub>RMS</sub> |
|                                 | Serial Clock Output Alignment with respect to Data Interval            |                                                    | SCO, SDO      | 35   |               | 65   | %                 |
|                                 | Serial Clock Output<br>Duty Cycle                                      |                                                    | SCO           | 40   |               | 60   | %                 |
| T <sub>ACQ</sub>                | Acquisition Time                                                       | Color bar pattern or PRBS 23 sequence. (Note 6)    |               |      | 10            |      | ms                |
| t <sub>r</sub> , t <sub>f</sub> | Input rise/fall time                                                   | 10%-90%                                            | Logic inputs  |      | 1.5           | 3    | ns                |
| t <sub>r</sub> , t <sub>f</sub> | Input rise/fall time                                                   | 20%-80%, 143 or 270<br>Mbps                        | SDI           | 400  |               | 1500 | ps                |
| t <sub>r</sub> , t <sub>f</sub> | Input rise/fall time                                                   | 20%-80%, 1483 or<br>1485 Mbps                      | SDI           | 80   | 120           | 170  | ps                |
| t <sub>r</sub> , t <sub>f</sub> | Output rise/fall time                                                  | 10%–90%, C <sub>L</sub> = 5 pF                     | Logic outputs |      | 1.5           | 3    | ns                |
| t <sub>r</sub> , t <sub>f</sub> | Output rise/fall time                                                  | 20%-80%,1483 or 1485<br>Mbps,(Note 5)              | SCO, SDO      |      | 90            | 130  | ps                |

## AC Electrical Characteristics (Continued)

Ov<u>产乳,MH0056SO"供应产</u>emperature ranges, unless otherwise specified. (Note 3)

| Symbol            | Parameter         | Conditions     | Reference                         | Min | Тур | Max | Units   |
|-------------------|-------------------|----------------|-----------------------------------|-----|-----|-----|---------|
| F <sub>REF</sub>  | Reference Clock   |                |                                   |     | 27  |     | MHz     |
|                   | Frequency         |                |                                   |     | 21  |     | IVII IZ |
| F <sub>TOL</sub>  | Ref. Clock Freq.  | -10°C to +60°C |                                   |     | ±50 |     | nnm     |
|                   | Tolerance         |                |                                   |     | ±50 |     | ppm     |
| V <sub>RAMP</sub> | Power Supply Ramp |                | V <sub>CC</sub> , V <sub>EE</sub> | TBD |     |     | V/µS    |
|                   | Rate              |                |                                   | טפו |     |     | ν/μδ    |

**Note 1:** "Absolute Maximum Ratings" are those parameter values beyond which the life and operation of the device cannot be guaranteed. The stating herein of these maximums shall not be construed to imply that the device can or should be operated at or beyond these values. The table of "Electrical Characteristics" specifies acceptable device operating conditions.

Note 2: Current flow into device pins is defined as positive. Current flow out of device pins is defined as negative. All voltages are referenced to V<sub>EE</sub> (equal to zero volts).

**Note 3:** Typical values are stated for:  $V_{CC} = +3.3V$ ,  $T_A = +25^{\circ}C$ .

Note 4: Spec is guaranteed by design.

Note 5:  $R_L = 100\Omega$  differential.

Note 6: Measured from first SDI transition until Lock Detect (LD) output goes high (true).

Note 7: Peak-to-peak amplitude with sinusoidal modulation per SMPTE RP 184-1996 paragraph 4.1. The test data signal shall be color bars.

Note 8: This parameter is guaranteed by characterization over voltage and temperature limits.

Note 9: Refer to "A1" in Figure 1 of SMPTE RP 184-1996.

Note 10: Refer to "A2" in Figure 1 of SMPTE RP 184-1996.

Note 11: Refer to "fc" in Figure 3 of SMPTE RP 184-1996.

Note 12: Refer to "P" in Figure 3 of SMPTE RP 184-1996.

Note 13: The input jitter tolerance at frequencies higher than the B3 frequency indicated in SMPTE 259M or SMPTE 292M shall be ≥0.8 UI when measured using the Gennum stepped-jitter method described in Gupta, A., Tailor, B., and Francis, J., "The Deficiencies in Measuring Input Jitter Tolerance (I<sub>JT</sub>) using Sine wave modulated Jitter."

### **Device Description**

plexer is used in many types of digital video signal processing equipment. Supported serial digital video standards are SMPTE 259M A & C and SMPTE 292M. Corresponding serial data rates are 143 Mbps, 270 Mbps, 1.483 Gbps and 1.485 Gbps. DVB-ASI data at 270 Mbps may also be retimed. The LMH0056 retimes the serial data stream to suppress accumulated jitter. It provides two low-jitter, differential, serial data outputs. The second output may be selected to output either serial data or a low-jitter serial data-rate clock. Controls and indicators are: serial data-rate clock or second serial data output select, manual rate select input, SD/HD rate output, lock detect output, auto/manual data bypass and output mute.

Serial data inputs are CML and LVPECL compatible. Serial data and data-rate clock outputs are differential CML and produce LVPECL compatible levels. The output buffer design can drive AC or DC-coupled, terminated  $100\Omega$  differential loads. The differential output level is  $800~\text{mV}_{\text{P-P}}~\pm10\%$  into  $100\Omega$  AC or DC-coupled differential loads. Logic inputs and outputs are LVCMOS compatible.

The device package is a 48-pin LLP with an exposed die attach pad. The exposed die attach pad is electrically connected to device ground ( $V_{\rm EE}$ ) and is the negative electrical terminal for the device. This terminal must be connected to the negative power supply or circuit ground.

## Serial Data Inputs, Serial Data and Clock Outputs

### **SERIAL DATA INPUT AND OUTPUTS**

The differential serial data inputs, SDI0-SDI3, accept serial digital video data at the rates specified in *Table 1*. The serial data input is differential LVPECL compatible. These inputs are intended to be DC interfaced to devices such as the LMH0034 adaptive cable equalizer. These inputs are not internally terminated or biased. The inputs may be AC-coupled if a suitable input bias voltage is provided.

The LMH0056 provides four independent, multiplexed data inputs. The active input channel is selected via the SEL0 and SEL1 pins, as shown in *Table 2*.

The LMH0056 has two, retimed, differential, serial data outputs, SDO and SCO/SDO2. These outputs provide low jitter, differential, retimed data to devices such as the LMH0002 cable driver or the LMH0031 deserializer. Output SCO/SDO2 is multiplexed and can provide either a second serial data output or a serial data-rate clock output.

The SCO\_EN input controls the operating mode for the SCO/SDO2 output. When the SCO\_EN input is high the SCO/SDO2 output provides a serial data-rate clock. When SCO\_EN is low, the SCO/SDO2 output provides retimed serial data.

Both differential serial data outputs, SDO and SCO/SDO2, are muted when the MUTE input is a logic low level. SCO/SDO2 also mutes when the Bypass mode is activated when this output is operating as the serial clock output. When muted, SDO and SDO (or SDO2 and SDO2) will assume opposite differential output levels. The CML serial data out-

puts are differential LVPECL compatible. These outputs have internal  $50\Omega$  pull-ups and are suitable for driving AC or DC-coupled,  $100\Omega$  center-tapped, AC grounded or  $100\Omega$  un-center-tapped, differentially terminated networks.

#### **OPERATING SERIAL DATA RATES**

This device operates at serial data rates of 143 Mbps, 270 Mbps, 1483 Mbps and 1485 Mbps. The device does not lock to harmonics of these rates. The device does not lock and automatically enters the reclocker bypass mode for the following data rates: 177 Mbps, 360 Mbps, and 540 Mbps.

#### SERIAL DATA CLOCK/SERIAL DATA 2 OUTPUT

The Serial Data Clock/Serial Data 2 Output is controlled by the SCO\_EN input and provides either a second retimed serial data output or a low jitter differential clock output appropriate to the serial data rate being processed. When operating as a serial clock output, the rising edge of the clock will be positioned within the corresponding serial data bit interval within 15% of the center of the data interval.

Differential output SCO/SDO2 functions as the second serial data output when the SCO\_EN input is a logic-low level. This output functions as the serial data-rate clock output when the SCO\_EN input is a logic-high level. The SCO\_EN input has an internal pull-down device and the default state of SCO\_EN is low (serial data output 2 enabled). SCO/SDO2 is muted when the  $\overline{\text{MUTE}}$  input is a logic low level. When the Bypass mode is activated and this output is functioning as a serial clock output, the output will also be muted.

## **Control Inputs and Indicator Outputs**

### **SERIAL DATA RATE SELECTOR**

The Serial Data Rate Selector (RATE [1:0]) permits the user to fix the operating serial data rate. The pins have internal pull-downs which maintain a logic-low input condition unless externally driven to a logic-high condition. This input also serves to place the device in a test mode. The codes shown in *Table 1* select the desired operating serial data rate. The LMH0056 then enters either the Auto-Rate Detect mode, a single operating rate, or the test mode. Selecting the 270 Mbps rate mode may also be used when reclocking DVB-ASI data. DVB-ASI data is MPEG2 coded data that is transmitted in 8B10B coding. The device should reclock this data without harmonic locking.

**TABLE 1. Data Rate Select Input Codes** 

| RATE [1:0]<br>Code | Data Rate or Mode | Comments                   |
|--------------------|-------------------|----------------------------|
| 00                 | Auto-Rate         | 143 Mbps rate operation    |
|                    | Detect            | supported only in ARD mode |
|                    | mode              |                            |
| 01                 | 270 Mbps          | May be used to support     |
|                    |                   | DVB-ASI operation          |
| 10                 | 1483/1485         |                            |
|                    | Mbps              |                            |

## **Control Inputs and Indicator**

O在pults/I Hespansian "供应商

### **SERIAL DATA INPUT SELECTOR**

The Serial Data Input Selector (SEL [1:0]) allows the user to select the active input channel. *Table 2* shows the input selected for a given state of SEL [1:0].

**TABLE 2. Data Input Select Codes** 

| SEL [1:0] Code | Selected Input |
|----------------|----------------|
| 00             | SDI0           |
| 01             | SDI1           |
| 10             | SDI2           |
| 11             | SDI3           |

### **LOCK DETECT**

The Lock Detect (LD) output, when high, indicates that data is being received and the PLL is locked. LD may be connected to the MUTE input to mute the data and clock outputs when no data signal is being received. See *Table 3*.

### MUTE

The MUTE input, when low, mutes the serial data and clock outputs. It may be connected to Lock Detect or externally driven to mute or un-mute the outputs. If MUTE is connected to LD, then the data and clock outputs are muted when the PLL is not locked. This function overrides the Bypass function: see *Table 3*. MUTE has an internal pull-up device to enable the output by default.

### **BYPASS/AUTO BYPASS**

The Bypass/Auto Bypass input, when high, forces the device to output the data without reclocking it. When this input is low, the device automatically bypasses the reclocking function when the device is in an unlocked condition or the detected data rate is a rate which the device does not support. See *Table 3*. BYPASS/AUTO BYPASS has an internal pull-down device.

**TABLE 3. Control Functionality** 

| LOCK DETECT | OUTPUT MUTE | BYPASS/AUTO BYPASS | DEVICE STATUS                                             |
|-------------|-------------|--------------------|-----------------------------------------------------------|
| 0           | 1           | 0                  | PLL unlocked, reclocker bypassed                          |
| 1           | 1           | 0                  | PLL locked to supported data rate, reclocker not bypassed |
| Х           | 0           | X                  | Outputs muted                                             |
| 0           | LOCK DETECT | Х                  | Outputs muted                                             |
| 1           | LOCK DETECT | 0                  | PLL locked to supported data rate, reclocker not bypassed |
| 1           | LOCK DETECT | 1                  | PLL locked to supported data rate, reclocker bypassed     |
| Х           | 1           | 1                  | Outputs not muted, reclocker bypassed                     |

## Control Inputs and Indicator 頁"L**少Utputs**Q"(供麻蘭)

### SD/HD

The SD/HD output indicates whether the LMH0056 is processing SD or HD data rates. It may be used to control another device such as the LMH0002 cable driver. When this output is high it indicates that the data rate is 270 Mbps (or 143 Mbps). When low, the indicated data rate is 1483 or

1485 Mbps. The SD/ $\overline{\text{HD}}$  output is a registered function and is only valid when the PLL is locked and the Lock Detect output is high. The SD/ $\overline{\text{HD}}$  is undefined for a short time after lock detect assertion or de-assertion caused by a data rate change on the SDI input. See *Figure 1* for a timing diagram showing the relationship between SDI, Lock Detect, and SD/ $\overline{\text{HD}}$ . When the PLL is not locked (the Lock Detect output is low), the SD/ $\overline{\text{HD}}$  output defaults to HD (low).





 $T_{\mbox{\scriptsize ACQ}}$  = Acquisition Time, defined in the AC Electrical Characteristics Table

 $T_1$  = Time from Lock Detect assertion or deassertion until SD/ $\overline{HD}$  output is valid, typically 37 ns (one 27 MHz clock period)

 $T_2$  = Time from SDI input change until Lock Detect de-assertion, 1 ms maximum. SD/ $\overline{\text{HD}}$  output is not valid during this time.

20201905

FIGURE 1. SDI, Lock Detect, and SD/HD

# Control Inputs and Indicator O確puts// HOMAGO "供应商

\_\_\_\_

SCO\_EN

Input SCO\_EN enables the SCO/SDO2 differential output to function either as a serial data-rate clock or second serial data output. SCO/SDO2 functions as a serial data-rate clock when SCO\_EN is high. This pin has an internal pull-down device. The default state (low) enables the SCO/SDO2 output as a second serial data output.

### **CRYSTAL OR EXTERNAL CLOCK REFERENCE**

The LMH0056 uses a 27 MHz crystal or external clock signal as a timing reference input. A 27 MHz parallel resonant crystal and load network may be connected to the XTAL IN/EXT CLK and XTAL OUT pins. Alternatively, a 27 MHz LVCMOS compatible clock signal may be input to XTAL IN/EXT CLK. Parameters for a suitable crystal are given in Table 4.

**TABLE 4. Crystal Parameters** 

| Parameter               | Value                      |  |  |
|-------------------------|----------------------------|--|--|
| Frequency               | 27 MHz                     |  |  |
| Frequency Stability     | ±100 ppm @ recommended     |  |  |
|                         | drive level                |  |  |
| Operating Mode          | Fundamental mode, Parallel |  |  |
|                         | Resonant                   |  |  |
| Load Capacitance        | 20 pF                      |  |  |
| Shunt Capacitance       | 7 pF                       |  |  |
| Series Resistance       | 40Ω max.                   |  |  |
| Recommended Drive Level | 100 μW                     |  |  |
| Maximum Drive Level     | 500 μW                     |  |  |
| Operating Temperature   | -10°C to +60°C             |  |  |
| Range                   |                            |  |  |

Application Information 词"LAJH-25600a"供应商ion circuit for the LMH0056 along with the LMH0044 SMPTE 292M / 259M Adaptive Cable Equalizers and LMH0202 SMPTE 292M / 259M Dual Cable Driver.



FIGURE 2. Application Circuit

## Physical Dimensions inches (millimeters) unless otherwise noted 查询"LMH0056SQ"供应商



48-Pin LLP Order Number LMH0056SQ NS Package Number SQA-48C

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

For the most current product information visit us at www.national.com.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### **BANNED SUBSTANCE COMPLIANCE**

National Semiconductor follows the provisions of the Product Stewardship Guide for Customers (CSP-9-111C2) and Banned Substances and Materials of Interest Specification (CSP-9-111S2) for regulatory environmental compliance. Details may be found at: www.national.com/quality/green.

Lead free products are RoHS compliant.



National Semiconductor Americas Customer Support Center

Email: new.feedback@nsc.com Tel: 1-800-272-9959

www.national.com

National Semiconductor

Europe Customer Support Center

Fax: +49 (0) 180-530 85 86

Email: europe.support@nsc.con

Email: europe.support@nsc.com
Deutsch Tel: +49 (0) 69 9508 6208
English Tel: +44 (0) 870 24 0 2171
Français Tel: +33 (0) 1 41 91 8790

National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560