PERFORM

# CY14B101KA/CY14B101MA

1 Mbit (128K x 8/64K x 16) nvSRAM with Real Time Clock

## **Features**

- 1 Mbit nvSRAM
  - □ 20 ns, 25 ns, and 45 ns access times
  - □ Internally organized as 128K x 8 (CY14B101KA) or 64K x 16 (CY14B101MA)
  - ☐ Hands off automatic STORE on power down with only a small capacitor
  - □ STORE to QuantumTrap nonvolatile elements is initiated by software, hardware, or AutoStore on power down
  - ☐ RECALL to SRAM initiated on power up or by software
- High Reliability
  - □ Infinite Read, Write, and RECALL cycles
  - □ 200,000 STORE cycles to QuantumTrap
  - □ 20 year data retention
- Real Time Clock
  - □ Full featured Real Time Clock
  - Watchdog timer
  - Clock alarm with programmable interrupts
  - □ Capacitor or battery backup for RTC
  - □ Backup current of 300 nA

- Industry Standard Configurations
  - □ Single 3V +20%, −10% operation
  - Commercial and Industrial temperatures
  - □ 44-pin and 54-pin TSOP II and 48-pin SSOP packages
  - Pb-free and RoHS compliance

# **Functional Description**

The Cypress CY14B101KA/CY14B101MA combines a 1 Mbit nonvolatile static RAM with a full featured real time clock in a monolithic integrated circuit. The embedded nonvolatile elements incorporate QuantumTrap technology producing the world's most reliable nonvolatile memory. The SRAM is read and written an infinite number of times, while independent nonvolatile data resides in the nonvolatile elements.

The Real Time Clock function provides an accurate clock with leap year tracking and a programmable, high accuracy oscillator. The alarm function is programmable for periodic minutes, hours, days, or months alarms. There is also a programmable watchdog timer for process control.



- Address A<sub>0</sub> A<sub>16</sub> for x8 configuration and Address A<sub>0</sub> A<sub>15</sub> for x16 configuration.
- 2. Data DQ<sub>0</sub> DQ<sub>7</sub> for x8 configuration and Data DQ<sub>0</sub> DQ<sub>15</sub> for x16 configuration.
- 3. BHE and BLE are applicable for x16 configuration only.



## **Pinouts**

Figure 1. Pin Diagram - 44-Pin, 54-Pin TSOP II, and 48-Pin SSOP



### **Pin Definitions**

| Pin Name            | I/O Type     | Description                                                                                                                                                   |
|---------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $A_0 - A_{16}$      | Input        | Address Inputs Used to Select one of the 131,072 Bytes of the nvSRAM for x8 Configuration.                                                                    |
| $A_0 - A_{15}$      | iriput       | Address Inputs Used to Select one of the 65,536 Words of the nvSRAM for x16 Configuration.                                                                    |
| $DQ_0 - DQ_7$       | Input/Output | Bidirectional Data I/O Lines for x8 Configuration. Used as input or output lines depending on operation.                                                      |
| $DQ_0 - DQ_{15}$    | inpul/Output | <b>Bidirectional Data I/O Lines for x16 Configuration</b> . Used as input or output lines depending on operation.                                             |
| NC                  | No Connect   | No Connects. This pin is not connected to the die.                                                                                                            |
| WE                  | Input        | Write Enable Input, Active LOW. When the chip is enabled and $\overline{\text{WE}}$ is LOW, data on the I/O pins is written to the specific address location. |
| CE                  | Input        | Chip Enable Input, Active LOW. When LOW, selects the chip. When HIGH, deselects the chip.                                                                     |
| ŌE                  | Input        | Output Enable, Active LOW. The active LOW OE input enables the data output buffers during read cycles. Deasserting OE HIGH causes the I/O pins to tristate.   |
| BHE                 | Input        | Byte High Enable, Active LOW. Controls DQ15 - DQ8.                                                                                                            |
| BLE                 | Input        | Byte Low Enable, Active LOW. Controls DQ7 - DQ0.                                                                                                              |
| X <sub>out</sub>    | Output       | Crystal Connection. Drives crystal on start up.                                                                                                               |
| X <sub>in</sub>     | Input        | Crystal Connection. For 32.768 kHz crystal.                                                                                                                   |
| V <sub>RTCcap</sub> | Power Supply | Capacitor Supplied Backup RTC Supply Voltage. Left unconnected if V <sub>RTCbat</sub> is used.                                                                |
| V <sub>RTCbat</sub> | Power Supply | Battery Supplied Backup RTC Supply Voltage. Left unconnected if V <sub>RTCcap</sub> is used.                                                                  |

- 4. Address expansion for 2 Mbit. NC pin not connected to die.
- 5. Address expansion for 4 Mbit. NC pin not connected to die.
- 6. Address expansion for 8 Mbit. NC pin not connected to die.
- 7. Address expansion for 16 Mbit. NC pin not connected to die.

## Pin Definitions (continued)

| Pin Name         | I/O Type     | Description                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| INT              | Output       | Interrupt Output. Programmable to respond to the clock alarm, the watchdog timer, and the pow monitor. Also programmable to either active HIGH (push or pull) or LOW (open drain).                                                                                                                                                                                              |  |  |  |  |  |
| V <sub>SS</sub>  | Ground       | bund for the Device. Must be connected to the ground of the system.                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| V <sub>CC</sub>  | Power Supply | Power Supply Inputs to the Device. 3.0V +20%, -10%                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| HSB              | Input/Output | Hardware STORE Busy (HSB). When LOW this output indicates that a Hardware STORE is in progress. When pulled LOW external to the chip, it initiates a nonvolatile STORE operation. A weak internal pull up resistor keeps this pin HIGH if not connected (connection optional). After each STORE operation, HSB is driven HIGH for short time with standard output high current. |  |  |  |  |  |
| V <sub>CAP</sub> | Power Supply | <b>AutoStore Capacitor</b> . Supplies power to the nvSRAM during power loss to store data from SRAM to nonvolatile elements.                                                                                                                                                                                                                                                    |  |  |  |  |  |

## **Device Operation**

The CY14B101KA/CY14B101MA nvSRAM is made up of two functional components paired in the same physical cell. These are a SRAM memory cell and a nonvolatile QuantumTrap cell. The SRAM memory cell operates as a standard fast static RAM. Data in the SRAM is transferred to the nonvolatile cell (the STORE operation), or from the nonvolatile cell to the SRAM (the RECALL operation). Using this unique architecture, all cells are stored and recalled in parallel. During the STORE and RECALL operations SRAM read and write operations are inhibited. The CY14B101KA/CY14B101MA supports infinite reads and writes similar to a typical SRAM. In addition, it provides infinite RECALL operations from the nonvolatile cells and up to 200K STORE operations. Refer the Truth Table For SRAM Operations on page 23 for a complete description of read and write modes.

### SRAM Read

The CY14B101KA/CY14B101MA performs a read cycle whenever  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  are LOW, and  $\overline{\text{WE}}$  and  $\overline{\text{HSB}}$  are HIGH. The address specified on pins  $A_{0-16}$  or  $A_{0-15}$  determines which of the 131,072 data bytes or 65,536 words of 16 bits each are accessed. Byte enables (BHE, BLE) determine which bytes are enabled to the output, in the case of 16-bit words. When the read is initiated by an address transition, the outputs are valid after a delay of  $t_{AA}$  (read cycle #1). If the read is initiated by  $\overline{\text{CE}}$  or  $\overline{\text{OE}}$ , the outputs are valid at  $t_{ACE}$  or at  $t_{DOE}$ , whichever is later (read cycle #2). The data output repeatedly responds to address changes within the  $t_{AA}$  access time without the need for transitions on any control input pins. This remains valid until another address change or until  $\overline{\text{CE}}$  or  $\overline{\text{OE}}$  is brought HIGH, or  $\overline{\text{WE}}$  or HSB is brought LOW.

## **SRAM Write**

A write cycle is performed when  $\overline{\text{CE}}$  and  $\overline{\text{WE}}$  are LOW and  $\overline{\text{HSB}}$  is HIGH. The address inputs must be stable before entering the write cycle and must remain stable until  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  goes HIGH at the end of the cycle. The data on the common I/O pins IO<sub>0-7</sub> are written into the memory if it is valid  $t_{\text{SD}}$  before the end of a  $\overline{\text{WE}}$ -controlled write, or before the end of an  $\overline{\text{CE}}$ -controlled write. The Byte Enable inputs ( $\overline{\text{BHE}}$ ,  $\overline{\text{BLE}}$ ) determine which bytes are written, in the case of 16-bit words. It is recommended that  $\overline{\text{OE}}$  be kept HIGH during the entire write cycle to avoid data bus contention on common I/O lines. If  $\overline{\text{OE}}$  is left LOW, internal circuitry turns off the output buffers  $t_{\text{HZWE}}$  after  $\overline{\text{WE}}$  goes LOW.

## **AutoStore Operation**

The CY14B101KA/CY14B101MA stores data to the nvSRAM using one of three storage operations. <u>These</u> three operations are: Hardware STORE, activated by the HSB; Software STORE, activated by an address sequence; AutoStore, on device power down. The AutoStore operation is a unique feature of QuantumTrap technology and is enabled by default on the CY14B101KA/CY14B101MA.

During normal operation, the device draws current from  $V_{CC}$  to charge a capacitor connected to the  $V_{CAP}$  pin. This stored charge is used by the chip to perform a single STORE operation. If the voltage on the  $V_{CC}$  pin drops below  $V_{SWITCH}$ , the part automatically disconnects the  $V_{CAP}$  pin from  $V_{CC}$ . A STORE operation is initiated with power provided by the  $V_{CAP}$  capacitor.

**Note** If the capacitor is not connected to  $V_{CAP}$  pin, AutoStore must be disabled using the soft sequence specified in Preventing AutoStore on page 5. In case AutoStore is enabled without a capacitor on  $V_{CAP}$  pin, the device attempts an AutoStore operation without sufficient charge to complete the Store. This may corrupt the data stored in nvSRAM.

Figure 2. AutoStore Mode



Figure 2 shows the proper connection of the storage capacitor ( $V_{CAP}$ ) for automatic STORE operation. Refer to DC Electrical Characteristics on page 15 for the size of the  $V_{CAP}$ . The voltage on the  $V_{CAP}$  pin is driven to  $V_{CC}$  by a regulator on the chip. Place

a pull up on  $\overline{\text{WE}}$  to hold it inactive during power up. This pull up is only effective if the  $\overline{\text{WE}}$  signal is tristate during power up. Many MPUs tristate their controls on power up. This must be Verified when using the pull up. When the nvSRAM comes out of power-on-recall, the MPU must be active or the  $\overline{\text{WE}}$  held inactive until the MPU comes out of reset.

To reduce unnecessary nonvolatile stores, AutoStore and Hardware STORE operations are ignored unless at least one write operation has taken place since the most recent STORE or RECALL cycle. Software initiated STORE cycles are performed regardless of whether a write operation has taken place.

The HSB signal is monitored by the system to detect if an AutoStore cycle is in progress.

# Hardware STORE (HSB) Operation

The CY14B101KA/CY14B101MA provides the  $\overline{HSB}$  pin to control and acknowledge the STORE operations. The  $\overline{HSB}$  pin is used to request a Hardware STORE cycle. When the HSB pin is driven LOW, the CY14B101KA/CY14B101MA conditionally initiates a STORE operation after t<sub>DELAY</sub>. An actual STORE cycle begins only if a write to the SRAM has taken place since the last STORE or RECALL cycle. The HSB pin also acts as an open drain driver that is internally driven LOW to indicate a busy condition when the STORE (initiated by any means) is in progress.

SRAM write operations that are in progress when  $\overline{\text{HSB}}$  is driven LOW by any means are given time ( $t_{\text{DELAY}}$ ) to complete before the STORE operation <u>is initiated</u>. However, any SRAM <u>write</u> cycles requested after HSB goes LOW are in<u>hibited</u> until HSB returns HIGH. In case the write latch is not set, HSB is not driven LOW by the CY14B101KA/CY14B101MA. But any SRAM read and write cycles are inhibited until HSB is returned HIGH by MPU or other external source.

During any STORE operation, regardless of how it is <code>initiated</code>, the CY14B101KA/CY14B101MA continues to drive the HSB pin LOW, releasing it only when the STORE is complete. Upon completion of the STORE operation, the CY14B101KA/CY14B101MA remains disabled until the HSB pin returns HIGH. Leave the HSB unconnected if it is not used.

# Hardware RECALL (Power Up)

During power up or after any low power condition ( $V_{CC}$ <  $V_{SWITCH}$ ), an internal RECALL request is latched. When  $V_{CC}$  again exceeds the  $V_{SWITCH}$  on powerup, a RECALL cycle is automatically initiated and takes  $t_{HRECALL}$  to complete. During this time, the HSB pin is driven LOW by the HSB driver and all reads and writes to nvSRAM are inhibited.

### Software STORE

Data is transferred from SRAM to the nonvolatile memory by a software address sequence. The CY14B101KA/CY14B101MA Software STORE cycle is initiated by executing sequential CE or OE controlled read cycles from six specific address locations in exact order. During the STORE cycle, an erase of the previous nonvolatile data is first performed, followed by a program of the nonvolatile elements. After a STORE cycle is initiated, further input and output are disabled until the cycle is completed.

Because a sequence of reads from specific addresses is used for STORE initiation, it is important that no other read or write accesses intervene in the sequence, or the sequence is aborted and no STORE or RECALL takes place.

To initiate the Software STORE cycle, the following read sequence must be performed:

- 1. Read address 0x4E38 Valid READ
- Read address 0xB1C7 Valid READ
- 3. Read address 0x83E0 Valid READ
- 4. Read address 0x7C1F Valid READ
- 5. Read address 0x703F Valid READ
- 6. Read address 0x8FC0 Initiate STORE cycle

The software sequence may be clocked with CE controlled reads or OE controlled reads, with WE kept HIGH for all the six READ sequences. After the sixth address in the sequence is entered, the STORE cycle commences and the chip is disabled. HSB is driven LOW. After the t<sub>STORE</sub> cycle time is fulfilled, the SRAM is activated again for the read and write operation.

### Software RECALL

Data is transferred from nonvolatile memory to the SRAM by a software address sequence. A Software RECALL cycle is initiated with a sequence of read operations in a manner similar to the Software STORE initiation. To initiate the RECALL cycle, the following sequence of  $\overline{\text{CE}}$  or  $\overline{\text{OE}}$  controlled read operations must be performed:

- 1. Read address 0x4E38 Valid READ
- 2. Read address 0xB1C7 Valid READ
- 3. Read address 0x83E0 Valid READ
- 4. Read address 0x7C1F Valid READ
- 5. Read address 0x703F Valid READ
- 6. Read address 0x4C63 Initiate RECALL cycle

Internally, RECALL is a two step procedure. First, the SRAM data is cleared. Next, the nonvolatile information is transferred into the SRAM cells. After the  $t_{RECALL}$  cycle time, the SRAM is again ready for read and write operations. The RECALL operation does not alter the data in the nonvolatile elements.

Table 1. Mode Selection

| CE | WE | OE, BHE, BLE <sup>[3]</sup> | A <sub>15</sub> - A <sub>0</sub> <sup>[8]</sup>          | Mode                                                                                   | I/O                                                                                   | Power                                  |
|----|----|-----------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------|
| Н  | X  | X                           | X                                                        | Not Selected                                                                           | Output High Z                                                                         | Standby                                |
| L  | Н  | L                           | X                                                        | Read SRAM                                                                              | Output Data                                                                           | Active                                 |
| L  | L  | Х                           | X                                                        | Write SRAM                                                                             | Input Data                                                                            | Active                                 |
| L  | Н  | L                           | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x8B45 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>AutoStore<br>Disable  | Output Data   | Active <sup>[9]</sup>                  |
| L  | Н  | L                           | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x4B46 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>AutoStore<br>Enable   | Output Data   | Active <sup>[9]</sup>                  |
| L  | Н  | Ļ                           | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x8FC0 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile<br>STORE  | Output Data Output Data Output Data Output Data Output Data Output Data Output High Z | Active I <sub>CC2</sub> <sup>[9]</sup> |
| L  | Н  | L                           | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x4C63 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile<br>Recall | Output Data Output Data Output Data Output Data Output Data Output Data Output High Z | Active <sup>[9]</sup>                  |

# **Preventing AutoStore**

The AutoStore function is disabled by initiating an AutoStore disable sequence. A sequence of read operations is performed in a manner similar to the Software STORE initiation. To initiate the AutoStore disable sequence, the following sequence of CE or OE controlled read operations must be performed:

- 1. Read address 0x4E38 Valid READ
- 2. Read address 0xB1C7 Valid READ
- 3. Read address 0x83E0 Valid READ
- 4. Read address 0x7C1F Valid READ
- 5. Read address 0x703F Valid READ
- 6. Read address 0x8B45 AutoStore Disable

The AutoStore is reenabled by initiating an AutoStore enable sequence. A sequence of read operations is performed in a manner similar to the Software RECALL initiation.

To initiate the AutoStore enable sequence, the following sequence of CE or OE controlled read operations must be performed:

- 1. Read address 0x4E38 Valid READ
- 2. Read address 0xB1C7 Valid READ
- 3. Read address 0x83E0 Valid READ
- 4. Read address 0x7C1F Valid READ
- 5. Read address 0x703F Valid READ
- 6. Read address 0x4B46 AutoStore Enable

If the AutoStore function is disabled or reenabled, a manual STORE operation (Hardware or Software) issued to save the AutoStore state through subsequent power down cycles. The part comes from the factory with AutoStore enabled.

- 8. While there are 17 address lines on the CY14B101KA (16 address lines on the CY14B101MA), only the 13 address lines (A<sub>14</sub> A<sub>2</sub>) are used to control software modes. The remaining address lines are don't care.
- 9. The six consecutive address locations must be in the order listed. WE must be HIGH during all six cycles to enable a nonvolatile cycle.



## **Best Practices**

nvSRAM products have been used effectively for over 15 years. While ease-of-use is one of the product's main system values, experience gained working with hundreds of applications has resulted in the following suggestions as best practices:

- The nonvolatile cells in this nvSRAM product are delivered from Cypress with 0x00 written in all cells. Incoming inspection routines at customer or contract manufacturer's sites sometimes reprogram these values. Final NV patterns are typically repeating patterns of AA, 55, 00, FF, A5, or 5A. End product's firmware should not assume an NV array is in a set programmed state. Routines that check memory content values to determine first time system configuration, cold or warm boot status, and so on should always program a unique NV pattern (that is, complex 4-byte pattern of 46 E6 49 53 hex
- or more random bytes) as part of the final system manufacturing test to ensure these system routines work consistently.
- Power up boot firmware routines should rewrite the nvSRAM into the desired state (for example, autostore enabled). While the nvSRAM is shipped in a preset state, best practice is to again rewrite the nvSRAM into the desired state as a safeguard against events that might flip the bit inadvertently such as program bugs and incoming inspection routines.
- The V<sub>CAP</sub> value specified in this data sheet includes a minimum and a maximum value size. Best practice is to meet this requirement and not exceed the maximum V<sub>CAP</sub> value because the nvSRAM internal algorithm calculates V<sub>CAP</sub> charge and discharge time based on this max V<sub>CAP</sub> value. Customers that want to use a larger V<sub>CAP</sub> value to make sure there is extra store charge and store time should discuss their V<sub>CAP</sub> size selection with Cypress to understand any impact on the V<sub>CAP</sub> voltage level at the end of a t<sub>RECALL</sub> period.



### **Data Protection**

The CY14B101KA/CY14B101MA protects data from corruption during low voltage conditions by inhibiting all externally initiated STORE and write operations. The low voltage condition is detected when  $V_{CC}$  is less than  $V_{SWITCH}$ . If the CY14B101KA/CY14B101MA is in a write mode (both CE and WE are LOW) at power up, after a RECALL or STORE, the write is inhibited until the SRAM is enabled after  $t_{LZHSB}$  (HSB to output active). This protects against inadvertent writes during power up or brown out conditions.

## **Noise Considerations**

Refer to CY application note AN1064.

## **Real Time Clock Operation**

## nvTIME Operation

The CY14B101KA/CY14B101MA offers internal registers that contain clock, alarm, watchdog, interrupt, and control functions. Internal double buffering of the clock and timer information registers prevents accessing transitional internal clock data during a read or write operation. Double buffering also circumvents disrupting normal timing counts or the clock accuracy of the internal clock when accessing clock data. Clock and alarm registers store data in BCD format.

RTC functionality is described with respect to CY14B101KA in the following sections. The same description applies to CY14B101MA, except for the RTC register addresses. The RTC register addresses for CY14B101KA range from 0x1FFF0 to 0x1FFFF, while those for CY14B101MA range from 0x0FFF0 to 0x0FFFF. Refer to Table 3 on page 11 and Table 4 on page 12 for a detailed Register Map description.

## **Clock Operations**

The clock registers maintain time up to 9,999 years in one second increments. The time can be set to any calendar time and the clock automatically keeps track of days of the week and month, leap years, and century transitions. There are eight registers dedicated to the clock functions, which are used to set time with a write cycle and to read time during a read cycle. These registers contain the time of day in BCD format. Bits defined as '0' are currently not used and are reserved for future use by Cypress.

## Reading the Clock

The double buffered RTC register structure reduces the chance of reading incorrect data from the clock. Stop internal updates to the CY14B101KA time keeping registers before reading clock data, to prevent reading of data in transition. Stopping the register updates does not affect clock accuracy.

The updating process is stopped by writing a '1' to the read bit 'R' (in the flags register at 0x1FFF0), and does not restart until a '0' is written to the read bit. The RTC registers are then read while the internal clock continues to run. After a '0' is written to the read bit ('R'), all RTC registers are simultaneously updated within 20 ms.

### **Setting the Clock**

Setting the write bit 'W' (in the flags register at 0x1FFF0) to a '1' stops updates to the time keeping registers and enables the time to be set. The correct day, date, and time is then written into the registers and must be in 24-hour BCD format. The time written is referred to as the "Base Time". This value is stored in nonvolatile registers and used in the calculation of the current time. Resetting the write bit to '0' transfers the values of timekeeping registers to the actual clock counters, after which the clock resumes normal operation.

If the time written to the timekeeping registers is not in the correct BCD format, each invalid nibble of the RTC registers continue counting to 0xF before rolling over to 0x0 after which RTC resumes normal operation.

**Note** The values entered in the timekeeping, alarm, calibration, and interrupt registers need a STORE operation to be saved in nonvolatile memory. Therefore, while working in AutoStore disabled mode, the user must perform a STORE operation after writing into the RTC registers for the RTC to work correctly.

#### **Backup Power**

The RTC in the CY14B101KA is intended for permanently powered operation. The  $V_{RTCcap}$  or  $V_{RTCbat}$  pin is connected depending on whether a capacitor or battery is chosen for the application. When the primary power,  $V_{CC}$ , fails and drops below  $V_{SWITCH}$  the device switches to the backup power supply.

The clock oscillator uses very little current, which maximizes the backup time available from the backup source. Regardless of the clock operation with the primary source removed, the data stored in the nvSRAM is secure, having been stored in the nonvolatile elements when power was lost.

During backup operation, the CY14B101KA consumes a maximum of 300 nanoamps at room temperature. The user must choose capacitor or battery values according to the application.

Backup time values based on maximum current specifications are shown in the following table. Nominal backup times are approximately two times longer.

Table 2. RTC Backup Time

| Capacitor Value | Backup Time |
|-----------------|-------------|
| 0.1F            | 72 hours    |
| 0.47F           | 14 days     |
| 1.0F            | 30 days     |

Using a capacitor has the obvious advantage of recharging the backup source each time the system is powered up. If a battery is used, a 3V lithium is recommended and the CY14B101KA sources current only from the battery when the primary power is removed. However, the battery is not recharged at any time by the CY14B101KA. The battery capacity must be chosen for total anticipated cumulative down time required over the life of the system.



## Stopping and Starting the Oscillator

The OSCEN bit in the calibration register at 0x1FFF8 controls the enable and disable of the oscillator. This bit is nonvolatile and is shipped to customers in the "enabled" (set to 0) state. To preserve the battery life when the system is in storage, OSCEN must be set to '1'. This turns off the oscillator circuit, extending the battery life. If the OSCEN bit goes from disabled to enabled, it takes approximately one second (two seconds maximum) for the oscillator to start.

While system power is off, If the voltage on the backup supply ( $V_{RTCcap}$  or  $V_{RTCbat}$ ) falls below their respective minimum level, the oscillator may fail. The CY14B101KA has the ability to detect oscillator failure when system power is restored. This is recorded in the OSCF (Oscillator Failed bit) of the flags register at the address 0x1FFF0. When the device is powered on ( $V_{CC}$  goes above  $V_{SWITCH}$ ) the OSCEN bit is checked for "enabled" status. If the OSCEN bit is enabled and the oscillator is not active within the first 5 ms, the OSCF bit is set to "1". The system must check for this condition and then write '0' to clear the flag. Note that in addition to setting the OSCF flag bit, the time registers are reset to the "Base Time" (see Setting the Clock on page 7), which is the value last written to the timekeeping registers. The control or calibration registers and the OSCEN bit are not affected by the 'oscillator failed' condition.

Reset the value of OSCF to '0' when the time registers are written for the first time. This initializes the state of this bit which may have become set when the system was first powered on.

To reset OSCF, set the write bit "W" (in the Flags register at 0x1FFF0) to a "1" to enable writes to the Flag register. Write a "0" to the OSCF bit and reset the write bit to "0" to disable writes.

#### Calibrating the Clock

The RTC is driven by a quartz controlled crystal with a nominal frequency of 32.768 kHz. Clock accuracy depends on the quality of the crystal and calibration. The crystals available in market typically have an error of  $\pm 20$  ppm to  $\pm 35$  ppm. However, CY14B101KA employs a calibration circuit that improves the accuracy to  $\pm 1/-2$  ppm at 25°C. This implies an error of  $\pm 2.5$  seconds to  $\pm 3$ 0 seconds per month.

The calibration circuit adds or subtracts counts from the oscillator divider circuit to achieve this accuracy. The number of pulses that are suppressed (subtracted, negative calibration) or split (added, positive calibration) depends upon the value loaded into the five calibration bits found in Calibration register at 0x1FFF8. The calibration bits occupy the five lower order bits in the Calibration register. These bits are set to represent any value between '0' and 31 in binary form. Bit D5 is a sign bit, where a '1' indicates positive calibration and a '0' indicates negative calibration. Adding counts speeds the clock up and subtracting counts slows the clock down. If a binary '1' is loaded into the register, it corresponds to an adjustment of 4.068 or -2.034 ppm offset in oscillator error, depending on the sign.

Calibration occurs within a 64-minute cycle. The first 62 minutes in the cycle may, once per minute, have one second shortened by 128 or lengthened by 256 oscillator cycles. If a binary '1' is loaded into the register, only the first two minutes of the 64-minute cycle are modified. If a binary 6 is loaded, the first 12 are affected, and so on. Therefore, each calibration step has the effect of adding 512 or subtracting 256 oscillator cycles for every

125,829,120 actual oscillator cycles, that is, 4.068 or –2.034 ppm of adjustment per calibration step in the Calibration register.

To determine the required calibration, the CAL bit in the Flags register (0x1FFF0) must be set to '1'. This causes the INT pin to toggle at a nominal frequency of 512 Hz. Any deviation measured from the 512 Hz indicates the degree and direction of the required correction. For example, a reading of 512.01024 Hz indicates a +20 ppm error. Hence, a decimal value of -10 (001010b) must be loaded into the Calibration register to offset this error.

**Note** Setting or changing the Calibration register does not affect the test output frequency.

To set or clear CAL, set the write bit "W" (in the flags register at 0x1FFF0) to "1" to enable writes to the Flag register. Write a value to CAL, and then reset the write bit to "0" to disable writes.

#### **Alarm**

The alarm function compares user programmed values of alarm time and date (stored in the registers 0x1FFF1-5) with the corresponding time of day and date values. When a match occurs, the alarm internal flag (AF) is set and an interrupt is generated on INT pin if Alarm Interrupt Enable (AIE) bit is set.

There are four alarm match fields - date, hours, minutes, and seconds. Each of these fields has a match bit that is used to determine if the field is used in the alarm match logic. Setting the match bit to '0' indicates that the corresponding field is used in the match process. Depending on the match bits, the alarm occurs as specifically as once a month or as frequently as once every minute. Selecting none of the match bits (all 1s) indicates that no match is required and therefore, alarm is disabled. Selecting all match bits (all 0s) causes an exact time and date match.

There are two ways to detect an alarm event: by reading the AF flag or monitoring the INT pin. The AF flag in the flags register at 0x1FFF0 indicates that a date or time match has occurred. The AF bit is set to "1" when a match occurs. Reading the flags register clears the alarm flag bit (and all others). A hardware interrupt pin may also be used to detect an alarm event.

To set, clear or enable an alarm, set the 'W' bit (in Flags Register - 0x1FFF0) to '1' to enable writes to Alarm Registers. After writing the alarm value, clear the 'W' bit back to "0" for the changes to take effect.

**Note** CY14B101KA requires the alarm match bit for seconds (0x1FFF2 - D7) to be set to '0' for proper operation of Alarm Flag and Interrupt.

# **Watchdog Timer**

The Watchdog Timer is a free running down counter that uses the 32 Hz clock (31.25 ms) derived from the crystal oscillator. The oscillator must be running for the watchdog to function. It begins counting down from the value loaded in the Watchdog Timer register.

The timer consists of a loadable register and a free running counter. On power up, the watchdog time out value in register 0x1FFF7 is loaded into the Counter Load register. Counting begins on power up and restarts from the loadable value any time the Watchdog Strobe (WDS) bit is set to '1'. The counter is compared to the terminal value of '0'. If the counter reaches this

value, it causes an internal flag and an optional interrupt output. You can prevent the time out interrupt by setting WDS bit to '1' prior to the counter reaching '0'. This causes the counter to reload with the watchdog time out value and to be restarted. As long as the user sets the WDS bit prior to the counter reaching the terminal value, the interrupt and WDT flag never occur.

New time out values are written by setting the watchdog write bit to '0'. When the WDW is '0', new writes to the watchdog time out value bits D5-D0 are enabled to modify the time out value. When WDW is '1', writes to bits D5-D0 are ignored. The WDW function enables a user to set the WDS bit without concern that the watchdog timer value is modified. A logical diagram of the watchdog timer is shown in Figure 3. Note that setting the watchdog time out value to '0' disables the watchdog function.

The output of the watchdog timer is the flag bit WDF that is set if the watchdog is allowed to time out. If the Watchdog Interrupt Enable (WIE) bit in the Interrupt register is set, a hardware interrupt on INT pin is also generated on watchdog timeout. The flag and the hardware interrupt are both cleared when user reads the Flags registers.

Figure 3. Watchdog Timer Block Diagram



#### **Power Monitor**

The CY14B101KA provides a power management scheme with power fail interrupt capability. It also controls the internal switch to backup power for the clock and protects the memory from low  $V_{CC}$  access. The power monitor is based on an internal band gap reference circuit that compares the  $V_{CC}$  voltage to  $V_{SWITCH}$  threshold.

As described in the AutoStore Operation on page 3, when  $V_{SWITCH}$  is reached as  $V_{CC}$  decays from power loss, a data STORE operation is initiated from SRAM to the nonvolatile elements, securing the last SRAM data state. Power is also switched from  $V_{CC}$  to the backup supply (battery or capacitor) to operate the RTC oscillator.

When operating from the backup source, read and write operations to nvSRAM are inhibited and the clock functions are not available to the user. The clock continues to operate in the background. The updated clock data is available to the user  $t_{HRECALL}$  delay after  $V_{CC}$  is restored to the device (see AutoStore/Power Up RECALL on page 20).

## Interrupts

The CY14B101KA has Flags register, Interrupt register and Interrupt logic that can signal interrupt to the microcontroller. There are three potential sources for interrupt: watchdog timer, power monitor, and alarm timer. Each of these can be individually enabled to drive the INT pin by appropriate setting in the Interrupt register (0x1FFF6). In addition, each has an associated flag bit in the Flags register (0x1FFF0) that the host processor uses to determine the cause of the interrupt. The INT pin driver has two bits that specify its behavior when an interrupt occurs.

An Interrupt is raised only if both a flag is raised by one of the three sources and the respective interrupt enable bit in Interrupts register is enabled (set to '1'). After an interrupt source is active, two programmable bits, H/L and P/L, determine the behavior of the output pin driver on INT pin. These two bits are located in the Interrupt register and can be used to drive level or pulse mode output from the INT pin. In pulse mode, the pulse width is internally fixed at approximately 200 ms. This mode is intended to reset a host microcontroller. In the level mode, the pin goes to its active polarity until the Flags register is read by the user. This mode is used as an interrupt to a host microcontroller. The control bits are summarized in the following section.

Interrupts are only generated while working on normal power and are not triggered when system is running in backup power mode.

**Note** CY14B101KA generates valid interrupts only after the Powerup Recall sequence is completed. All events on INT pin must be ignored for  $t_{\text{HRECALL}}$  duration after powerup.

#### Interrupt Register

**Watchdog Interrupt Enable - WIE.** When set to '1', the watchdog timer drives the INT pin and an internal flag when a watchdog time out occurs. When WIE is set to '0', the watchdog timer only affects the WDF flag in Flags register.

**Alarm Interrupt Enable - AIE.** When set to '1', the alarm match drives the INT pin and an internal flag. When AIE is set to '0', the alarm match only affects the AF Flag in Flags register.

**Power Fail Interrupt Enable - PFE**. When set to '1', the power fail monitor drives the pin and an internal flag. When PFE is set to '0', the power fail monitor only affects the PF flag in Flags register.

**High/Low - H/L.** When set to a '1', the INT pin is active HIGH and the driver mode is push pull. The INT pin drives high only when  $V_{CC}$  is greater than  $V_{SWITCH}$ . When set to a '0', the INT pin is active LOW and the drive mode is open drain. The INT pin must be pulled up to Vcc by a 10k resistor while using the interrupt in active LOW mode.

**Pulse/Level - P/L.** When set to a '1' and an interrupt occurs, the INT pin is driven for approximately 200 ms. When P/L is set to a '0', the INT pin is driven high or low (determined by H/L) until the Flags or Control register is read.

When an enabled interrupt source activates the INT pin, an external host reads the Flags registers to determine the cause. All flags are cleared when the register is read. If the INT pin is programmed for Level mode, then the condition clears and the INT pin returns to its inactive state. If the pin is programmed for Pulse mode, then reading the flag also clears the flag and the pin. The pulse does not complete its specified duration if the Flags register is read. If the INT pin is used as a host reset, then the Flags register is not read during a reset.



## Flags Register

The Flag register has three flag bits: WDF, AF, and PF, which can be used to generate an interrupt. These flags are set by the watchdog timeout, alarm match, or power fail monitor respectively. The processor can either poll this register or enable interrupts to be informed when a flag is set. These flags are automat-

ically reset when the register is read. The flags register is automatically loaded with the value 0x00 on power up (except for the OSCF bit; see Stopping and Starting the Oscillator on page 8).

Figure 4. RTC Recommended Component Configuration



#### **Recommended Values**

 $Y_1 = 32.768 \text{ KHz } (12.5 \text{ pF})$   $C_1 = 10 \text{ pF}$  $C_2 = 67 \text{ pF}$ 

**Note:** The recommended values for C1 and C2 include board trace capacitance.

Figure 5. Interrupt Block Diagram



WDF - Watchdog Timer Flag

WIE - Watchdog Interrupt

Enable

PF - Power Fail Flag

PFE - Power Fail Enable

AF - Alarm Flag

AIE - Alarm Interrupt Enable

P/L - Pulse Level

H/L - High/Low

Table 3. RTC Register Map<sup>[10, 11, 12]</sup>

| Reg        | jister     |              |            | E                  | CD Form       | at Data <sup>[1</sup> | 1]                  |                       |                         | Function/Dongs                |
|------------|------------|--------------|------------|--------------------|---------------|-----------------------|---------------------|-----------------------|-------------------------|-------------------------------|
| CY14B101KA | CY14B101MA | D7           | D6         | D5                 | D4            | D3                    | D2                  | D1                    | D0                      | - Function/Range              |
| 0x1FFFF    | 0x0FFFF    |              | 10s Years  |                    |               | Ye                    | ears                |                       | Years: 00-99            |                               |
| 0x1FFFE    | 0x0FFFE    | 0            | 0          | 0                  | 10s<br>Months |                       | Мс                  | onths                 |                         | Months: 01–12                 |
| 0x1FFFD    | 0x0FFFD    | 0            | 0          |                    | Day of onth   |                       | Day C               | of Month              | l                       | Day of Month: 01-31           |
| 0x1FFFC    | 0x0FFFC    | 0            | 0          | 0                  | 0             | 0                     |                     | Day of V              | /eek                    | Day of Week: 01-07            |
| 0x1FFFB    | 0x0FFFB    | 0            | 0          | 10s                | Hours         |                       | Н                   | ours                  |                         | Hours: 00-23                  |
| 0x1FFFA    | 0x0FFFA    | 0            | 1          | 0s Minu            | ıtes          |                       | Mir                 | nutes                 |                         | Minutes: 00–59                |
| 0x1FFF9    | 0x0FFF9    | 0            | 10         | )s Seconds         |               | 10s Seconds           |                     | Seconds               |                         | Seconds: 00-59                |
| 0x1FFF8    | 0x0FFF8    | OSCEN<br>(0) | 0          | Cal<br>Sign<br>(0) |               | Calibr                | Calibration (00000) |                       | Calibration Values [13] |                               |
| 0x1FFF7    | 0x0FFF7    | WDS (0)      | WDW<br>(0) |                    |               | WDT (0                | 00000)              |                       |                         | Watchdog <sup>[13]</sup>      |
| 0x1FFF6    | 0x0FFF6    | WIE (0)      | AIE<br>(0) | PFE<br>(0)         | 0             | H/L (1)               | P/L<br>(0)          | 0                     | 0                       | Interrupts [13]               |
| 0x1FFF5    | 0x0FFF5    | M (1)        | 0          | 10s Al             | arm Date      |                       | Alar                | m Day                 |                         | Alarm, Day of Month:<br>01–31 |
| 0x1FFF4    | 0x0FFF4    | M (1)        | 0          | 10s Alarm<br>Hours |               | Alarm Hours           |                     | Alarm, Hours: 00-23   |                         |                               |
| 0x1FFF3    | 0x0FFF3    | M (1)        | 10 A       | larm M             | inutes        | Alarm Minutes         |                     | Alarm, Minutes: 00-59 |                         |                               |
| 0x1FFF2    | 0x0FFF2    | M (1)        | 10 A       | larm Se            | econds        | Alarm, Seconds        |                     | Alarm, Seconds: 00-59 |                         |                               |
| 0x1FFF1    | 0x0FFF1    |              | 10s Ce     | nturies            |               |                       | Cer                 | turies                |                         | Centuries: 00-99              |
| 0x1FFF0    | 0x0FFF0    | WDF          | AF         | PF                 | OSCF          | 0 CAL W (0) R (0)     |                     | Flags <sup>[13]</sup> |                         |                               |

<sup>10.</sup> Upper byte D15-D8 (CY14B101MA) of RTC registers are reserved for future use.

11. The unused bits of RTC registers are reserved for future use and should be set to '0'.

12. () designates values shipped from the factory.

13. This is a binary value, not a BCD value.

Table 4. Register Map Detail

| Reg        | ister      |                      |                |                                 | Descri                                            | ntion        |                                   |                          |                         |  |
|------------|------------|----------------------|----------------|---------------------------------|---------------------------------------------------|--------------|-----------------------------------|--------------------------|-------------------------|--|
| CY14B101KA | CY14B101MA | - Description        |                |                                 |                                                   |              |                                   |                          |                         |  |
| 0×4 EEEE   | 0×0555     | Time Keeping - Years |                |                                 |                                                   |              |                                   |                          |                         |  |
| 0x1FFFF    | 0x0FFFF    | D7                   | D6             | D5                              | D4                                                | D3           | D2                                | D1                       | D0                      |  |
|            |            |                      | 10s            | Years                           |                                                   |              | Ye                                | ars                      |                         |  |
|            |            |                      |                |                                 | f the year. Low                                   |              |                                   |                          |                         |  |
|            |            |                      | the register i |                                 | value for 10s                                     | or years. Ea | acu uibbie of                     | perates from             | 10 to 9. 1n             |  |
| 0::45555   | 0.05555    |                      |                |                                 | Time Keepin                                       | g - Months   | }                                 |                          |                         |  |
| 0x1FFFE    | 0x0FFFE    | D7                   | D6             | D5                              | D4                                                | D3           | D2                                | D1                       | D0                      |  |
|            | L          | 0                    | 0              | 0                               | 10s Month                                         |              | Мо                                | nths                     |                         |  |
|            |            | from 0 to 9          |                | ole (one bit) o                 | n. Lower nibble<br>contains the u                 |              |                                   |                          |                         |  |
|            |            |                      |                |                                 | Time Keep                                         | ing - Date   |                                   |                          |                         |  |
| 0x1FFFD    | 0x0FFFD    | D7                   | D6             | D5                              | D4                                                | D3           | D2                                | D1                       | D0                      |  |
|            |            | 0                    | 0              | 10s Day                         | of Month                                          |              | Day of                            | f Month                  |                         |  |
|            |            | and opera            | tes from 0 to  | ts for the date<br>9; upper nib | of the month<br>ble (two bits)<br>Leap years ar   | contains the | ole (four bits)<br>e 10s digit ar | contains the             |                         |  |
|            |            | Time Keeping - Day   |                |                                 |                                                   |              |                                   |                          |                         |  |
| 0x1FFFC    | 0x0FFFC    | D7                   | D6             | D5                              | D4                                                | D3           | D2                                | D1                       | D0                      |  |
|            |            | 0                    | 0              | 0                               | 0                                                 | 0            |                                   | Day of Wee               | k                       |  |
|            |            | a ring cour          | nter that cou  | nts from 1 to                   | value that co<br>7 then returns<br>rated with the | to 1. The u  | day of the we<br>ser must ass     | eek. Day of sign meaning | the week<br>g to the da |  |
| 0-45550    | 0-05550    |                      |                |                                 | Time Keepi                                        | ng - Hours   |                                   |                          |                         |  |
| 0x1FFFB    | 0x0FFFB    | D7                   | D6             | D5                              | D4                                                | D3           | D2                                | D1                       | D0                      |  |
|            | L          | 0                    | 0              | 10s                             | Hours                                             |              | Ho                                | ours                     |                         |  |
|            |            | digit and o          | perates fron   |                                 | 24 hour former nibble (two 0–23.                  |              |                                   |                          |                         |  |
| 0x1FFFA    | 0x0FFFA    |                      |                |                                 | Time Keepin                                       | g - Minutes  | 3                                 |                          |                         |  |
| VXIIIIA    | OXOLLIA    | D7                   | D6             | D5                              | D4                                                | D3           | D2                                | D1                       | D0                      |  |
|            |            | 0                    |                | 10s Minutes                     | 3                                                 |              | Min                               | utes                     |                         |  |
|            |            | from 0 to 9          | 9; upper nibb  |                                 | Lower nibble<br>contains the                      |              |                                   |                          |                         |  |
| 0×45550    | 0×05550    |                      |                |                                 | Time Keepin                                       | g - Second   | s                                 |                          |                         |  |
| 0x1FFF9    | 0x0FFF9    | D7                   | D6             | D5                              | D4                                                | D3           | D2                                | D1                       | D0                      |  |
|            |            | 0                    |                | 10s Second                      | S                                                 |              | Sec                               | onds                     |                         |  |
|            |            | from 0 to 9          |                | le (three bits)                 | . Lower nibble contains the                       |              |                                   |                          |                         |  |

Table 4. Register Map Detail (continued)

| Reg        | ister        |                                                                                                                                                                                                                                         |                               |                                                                       | D                              | ntion                            |                               |                               |                               |  |
|------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------------------------------------------------------------------|--------------------------------|----------------------------------|-------------------------------|-------------------------------|-------------------------------|--|
| CY14B101KA | CY14B101MA   |                                                                                                                                                                                                                                         |                               |                                                                       | Descri                         | ption                            |                               |                               |                               |  |
| 0-45550    | 005550       |                                                                                                                                                                                                                                         |                               |                                                                       | Calibration                    | n/Control                        |                               |                               |                               |  |
| 0x1FFF8    | 0x0FFF8      | D7                                                                                                                                                                                                                                      | D6                            | D5                                                                    | D4                             | D3                               | D2                            | D1                            | D0                            |  |
|            | l            | OSCEN                                                                                                                                                                                                                                   | 0                             | Calibration<br>Sign                                                   |                                |                                  | Calibration                   |                               |                               |  |
| OSC        | CEN          |                                                                                                                                                                                                                                         |                               | en set to 1, the saves batter                                         |                                |                                  |                               | ), the oscilla                | ator runs.                    |  |
|            | ration<br>gn | Determine from the ti                                                                                                                                                                                                                   |                               | ration adjustn                                                        | nent is applie                 | ed as an add                     | dition (1) to o               | or as a subt                  | raction (0)                   |  |
| Calib      | ration       | These five bits control the calibration of the clock.                                                                                                                                                                                   |                               |                                                                       |                                |                                  |                               |                               |                               |  |
| 0:45557    | 0.05557      |                                                                                                                                                                                                                                         |                               |                                                                       | WatchDo                        | g Timer                          |                               |                               |                               |  |
| 0x1FFF7    | 0x0FFF7      | D7                                                                                                                                                                                                                                      | D6                            | D5                                                                    | D4                             | D3                               | D2                            | D1                            | D0                            |  |
|            | I            | WDS                                                                                                                                                                                                                                     | WDW                           |                                                                       |                                | WE                               | T                             |                               | I                             |  |
| W          | DS           | 0 has no e                                                                                                                                                                                                                              | ffect. The bit                | ing this bit to<br>is cleared au<br>llways returns                    | tomatically a                  |                                  |                               |                               |                               |  |
| W          | DW           | (D5–D0). Setting this                                                                                                                                                                                                                   | This allows the bit to 0 allo | e. Setting this<br>ne user to set<br>ws bits D5–D<br>s function is e  | the watchdoo<br>0 to be writte | g strobe bit we<br>en to the wat | vithout distu<br>tchdog regis | rbing the tin<br>ster when th | neout value<br>e next write   |  |
| W          | DT           | register. It<br>31.25 ms                                                                                                                                                                                                                | represents a<br>a setting of  | ection. The wa<br>a multiplier of<br>1) to 2 second<br>se bits can be | the 32 Hz co<br>ds (setting of | ount (31.25 r<br>3 Fh). Setti    | ns). The rar<br>ng the watc   | nge of timed<br>hdog timer    | out value is<br>register to ( |  |
| 0×4555     | 0×05556      |                                                                                                                                                                                                                                         |                               | I                                                                     | nterrupt Sta                   | tus/Contro                       |                               |                               |                               |  |
| 0x1FFF6    | 0x0FFF6      | D7                                                                                                                                                                                                                                      | D6                            | D5                                                                    | D4                             | D3                               | D2                            | D1                            | D0                            |  |
|            | l            | WIE                                                                                                                                                                                                                                     | AIE                           | PFE                                                                   | 0                              | H/L                              | P/L                           | 0                             | 0                             |  |
| W          | ΊΕ           | Watchdog Interrupt Enable. When set to 1 and a watchdog timeout occurs, the watchdog timer drives the INT pin and the WDF flag. When set to 0, the watchdog timeout affects only the WDF flag.                                          |                               |                                                                       |                                |                                  |                               |                               |                               |  |
| A          | IE           | Alarm Interrupt Enable. When set to 1, the alarm match drives the INT pin and the AF flag. When set to 0, the alarm match only affects the AF flag.                                                                                     |                               |                                                                       |                                |                                  |                               |                               |                               |  |
| PI         | FE           | Power Fail Enable. When set to 1, the power fail monitor drives the INT pin and the PF flag. When set to 0, the power fail monitor affects only the PF flag.                                                                            |                               |                                                                       |                                |                                  |                               |                               |                               |  |
| (          | )            | Reserved                                                                                                                                                                                                                                | for future us                 | е                                                                     |                                |                                  |                               |                               |                               |  |
| Н          | /L           | High/Low. When set to 1, the INT pin is driven active HIGH. When set to 0, the INT pin is open drain, active LOW.                                                                                                                       |                               |                                                                       |                                |                                  |                               |                               |                               |  |
| Р          | /L           | Pulse/Level. When set to 1, the INT pin is driven active (determined by H/L) by an interrupt source for approximately 200 ms. When set to 0, the INT pin is driven to an active level (as set by H/L) until the flags register is read. |                               |                                                                       |                                |                                  |                               |                               |                               |  |
| 0x1FFF5    | 0x0FFF5      |                                                                                                                                                                                                                                         |                               |                                                                       | Alarm                          | - Day                            |                               |                               |                               |  |
|            |              | D7                                                                                                                                                                                                                                      | D6                            | D5                                                                    | D4                             | D3                               | D2                            | D1                            | D0                            |  |
|            |              | M                                                                                                                                                                                                                                       | 0                             | 10s Alaı                                                              |                                |                                  |                               | n Date                        |                               |  |
|            |              | Contains to value.                                                                                                                                                                                                                      | he alarm val                  | ue for the date                                                       | e of the montl                 | h and the ma                     | ask bit to sel                | ect or desel                  | ect the date                  |  |
| М          |              |                                                                                                                                                                                                                                         |                               | set to 0, the<br>uit to ignore th                                     |                                |                                  | alarm mato                    | ch. Setting t                 | his bit to 1                  |  |

Table 4. Register Map Detail (continued)

| Reg        | ister      |                                                                                                                                                                                                                                                                                                                                                                                            |                                               |                                                      | _                             |                                  |                             |                               |                           |
|------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------------------------------------------|-------------------------------|----------------------------------|-----------------------------|-------------------------------|---------------------------|
| CY14B101KA | CY14B101MA |                                                                                                                                                                                                                                                                                                                                                                                            |                                               |                                                      | Descr                         | iption                           |                             |                               |                           |
| 0-45554    | 005554     |                                                                                                                                                                                                                                                                                                                                                                                            |                                               |                                                      | Alarm -                       | Hours                            |                             |                               |                           |
| 0x1FFF4    | 0x0FFF4    | D7                                                                                                                                                                                                                                                                                                                                                                                         | D6                                            | D5                                                   | D4                            | D3                               | D2                          | D1                            | D0                        |
|            | 1          | М                                                                                                                                                                                                                                                                                                                                                                                          | 0                                             | 10s Alar                                             | m Hours                       |                                  | Alarm                       | Hours                         | l                         |
|            |            | Contains t                                                                                                                                                                                                                                                                                                                                                                                 | he alarm va                                   | lue for the ho                                       | urs and the r                 | nask bit to s                    | elect or des                | elect the ho                  | urs value.                |
| N          | M          |                                                                                                                                                                                                                                                                                                                                                                                            |                                               | s set to 0, the<br>uit to ignore t                   |                               |                                  | ne alarm ma                 | tch. Setting                  | this bit to 1             |
| 0.45550    | 0.05550    |                                                                                                                                                                                                                                                                                                                                                                                            |                                               | -                                                    | Alarm -                       | Minutes                          |                             |                               |                           |
| 0x1FFF3    | 0x0FFF3    | D7                                                                                                                                                                                                                                                                                                                                                                                         | D6                                            | D5                                                   | D4                            | D3                               | D2                          | D1                            | D0                        |
|            | 1          | М                                                                                                                                                                                                                                                                                                                                                                                          | 0                                             | 10s Alarr                                            | n Minutes                     |                                  | Alarm                       | Minutes                       | L                         |
|            |            | Contains t                                                                                                                                                                                                                                                                                                                                                                                 | he alarm val                                  | ue for the min                                       | utes and the                  | mask bit to                      | select or des               | select the mi                 | nutes valu                |
| ١          | M          |                                                                                                                                                                                                                                                                                                                                                                                            |                                               | s set to 0, the rcuit to ignore                      |                               |                                  | the alarm n                 | natch. Settir                 | ng this bit to            |
| 0x1FFF2    | 0x0FFF2    |                                                                                                                                                                                                                                                                                                                                                                                            |                                               |                                                      | Alarm - S                     | Seconds                          |                             |                               |                           |
| UXIFFF2    | UXUFFFZ    | D7                                                                                                                                                                                                                                                                                                                                                                                         | D6                                            | D5                                                   | D4                            | D3                               | D2                          | D1                            | D0                        |
|            |            | М                                                                                                                                                                                                                                                                                                                                                                                          | 0                                             | 10s Alarm                                            | Seconds                       |                                  | Alarm                       | Seconds                       |                           |
|            |            | Contains the                                                                                                                                                                                                                                                                                                                                                                               | he alarm val                                  | ue for the sec                                       | onds and the                  | mask bit to s                    | elect or des                | elect the sec                 | onds' valu                |
| ľ          | M          | Match. What 1 causes t                                                                                                                                                                                                                                                                                                                                                                     | nen this bit is<br>he match ci                | s set to 0, the rcuit to ignore                      | seconds value the seconds     | ue is used in<br>s value.        | the alarm r                 | natch. Settir                 | ng this bit to            |
| 0x1FFF1    | 0x0FFF1    |                                                                                                                                                                                                                                                                                                                                                                                            |                                               | Т                                                    | ime Keepin                    | g - Centurie                     | s                           |                               |                           |
| UXIFFFI    | UXUFFI     | D7                                                                                                                                                                                                                                                                                                                                                                                         | D6                                            | D5                                                   | D4                            | D3                               | D2                          | D1                            | D0                        |
|            |            | 0                                                                                                                                                                                                                                                                                                                                                                                          | 0                                             | 10s Ce                                               | enturies                      |                                  | Cen                         | turies                        |                           |
|            |            | from 0 to 9                                                                                                                                                                                                                                                                                                                                                                                | ne BCD valu<br>); upper nibb<br>ister is 0-99 | e of centuries<br>ble (two bits) of<br>centuries.    | . Lower nibbl<br>contains the | e (four bits) o<br>upper digit a | contains the<br>nd operates | lower digit a<br>from 0 to 9  | nd operate<br>. The range |
| 0x1FFF0    | 0x0FFF0    |                                                                                                                                                                                                                                                                                                                                                                                            |                                               |                                                      | Fla                           | gs                               |                             |                               |                           |
| UXIFFFU    | UXUFFFU    | D7                                                                                                                                                                                                                                                                                                                                                                                         | D6                                            | D5                                                   | D4                            | D3                               | D2                          | D1                            | D0                        |
|            |            | WDF                                                                                                                                                                                                                                                                                                                                                                                        | AF                                            | PF                                                   | OSCF                          | 0                                | CAL                         | W                             | R                         |
| W          | DF         | Watchdog 0 without b                                                                                                                                                                                                                                                                                                                                                                       | Timer Flag.<br>being reset b                  | This read on<br>by the user. It                      | ly bit is set to              | 1 when the<br>0 when the F       | watchdog ti<br>lags registe | mer is allow<br>er is read or | red to reaction power u   |
| А          | NF.        |                                                                                                                                                                                                                                                                                                                                                                                            |                                               | only bit is set<br>e match bits =                    |                               |                                  |                             |                               |                           |
| P          | PF         |                                                                                                                                                                                                                                                                                                                                                                                            |                                               | read only bit i<br>to 0 when the                     |                               |                                  |                             |                               | threshold                 |
| OSCF       |            | Oscillator Fail Flag. Set to 1 on power up if the oscillator is enabled and not running in the first 5 ms of operation. This indicates that RTC backup power failed and clock value is no longer valid. This bit survives power cycle and is never cleared internally by the chip. The user must check for this condition and write '0' to clear this flag.                                |                                               |                                                      |                               |                                  |                             |                               |                           |
| C          | AL         | Calibration Mode. When set to 1, a 512 Hz square wave is output on the INT pin. When set to 0, the INT pin resumes normal operation. This bit defaults to 0 (disabled) on power up.                                                                                                                                                                                                        |                                               |                                                      |                               |                                  |                             |                               |                           |
| W          |            | Write Enable: Setting the W bit to 1 freezes updates of the RTC registers. The user can then write to RTC registers, Alarm registers, Calibration register, Interrupt register and Flags register. Setting the W bit to 0 transfers the contents of the RTC registers to the time keeping counters if the time is changed (a new base time is loaded). This bit defaults to 0 on power up. |                                               |                                                      |                               |                                  |                             |                               |                           |
| I          | २          | are not se                                                                                                                                                                                                                                                                                                                                                                                 | en during th                                  | R bit to 1, stope<br>e reading pro<br>it does not re | cess. Set R I                 | bit to 0 to res                  | sume clock                  | updates to t                  | he holding                |



# **Maximum Ratings**

Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage Temperature ......-65°C to +150°C Maximum Accumulated Storage Time At 150°C Ambient Temperature...... 1000h At 85°C Ambient Temperature...... 20 Years Ambient Temperature with Power Applied.. -55°C to +150°C Supply Voltage on V<sub>CC</sub> Relative to GND .....-0.5V to 4.1V Voltage Applied to Outputs in High-Z State.....-0.5V to V<sub>CC</sub> + 0.5V Input Voltage.....-0.5V to Vcc+0.5V Transient Voltage (<20 ns) on Any Pin to Ground Potential ......-2.0V to V<sub>CC</sub> + 2.0V

| Package Power Dissipation<br>Capability (T <sub>A</sub> = 25°C)1.0W |
|---------------------------------------------------------------------|
| Surface Mount Pb Soldering<br>Temperature (3 Seconds)+260°C         |
| DC Output Current (1 output at a time, 1s duration)15 m/            |
| Static Discharge Voltage> 2001\<br>(per MIL-STD-883, Method 3015)   |
| Latch Up Current > 200 mA                                           |
|                                                                     |

# **Operating Range**

| Range      | Ambient Temperature | V <sub>CC</sub> |
|------------|---------------------|-----------------|
| Commercial | 0°C to +70°C        | 2.7V to 3.6V    |
| Industrial | -40°C to +85°C      |                 |

## DC Electrical Characteristics

Over the Operating Range (V<sub>CC</sub> = 2.7V to 3.6V)

| Parameter                        | Description                                                                                    | Test Conditions                                                                                                                                             |                          | Min                      | <b>Typ</b> [14] | Max                   | Unit           |
|----------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|-----------------|-----------------------|----------------|
| V <sub>CC</sub>                  | Power Supply Voltage                                                                           |                                                                                                                                                             |                          | 2.7                      | 3.0             | 3.6                   | V              |
| I <sub>CC1</sub>                 | Average V <sub>cc</sub> Current                                                                | $t_{RC}$ = 20 ns<br>$t_{RC}$ = 25 ns<br>$t_{RC}$ = 45 ns                                                                                                    | Commercial               |                          |                 | 65<br>65<br>50        | mA<br>mA       |
|                                  |                                                                                                | Values obtained without output loads (I <sub>OUT</sub> = 0 mA)                                                                                              | Industrial               |                          |                 | 70<br>70<br>52        | mA<br>mA<br>mA |
| I <sub>CC2</sub>                 | Average V <sub>CC</sub> Current during STORE                                                   | All Inputs Don't Care, V <sub>CC</sub> = Max.<br>Average current for duration t <sub>STORE</sub>                                                            |                          |                          |                 | 10                    | mA             |
| I <sub>CC3</sub> <sup>[14]</sup> | Average V <sub>CC</sub> Current<br>at t <sub>RC</sub> = 200 ns,<br>V <sub>CC</sub> (Typ), 25°C | All I/P cycling at CMOS levels. Values obtained without output loads (I <sub>OUT</sub> = 0 mA)                                                              | ).                       |                          | 35              |                       | mA             |
| I <sub>CC4</sub>                 | Average V <sub>CAP</sub><br>Current during<br>AutoStore Cycle                                  | All Inputs Don't Care, V <sub>CC</sub> = Max.<br>Average current for duration t <sub>STORE</sub>                                                            |                          |                          |                 | 5                     | mA             |
| I <sub>SB</sub>                  | V <sub>CC</sub> Standby Current                                                                | $CE \ge (V_{CC} - 0.2V)$ . $V_{IN} \le 0.2V$ or $\ge (V_{CC} - 0.2V)$ . Standby current level after nonvolatile cycle is complinguts are static. f = 0 MHz. | plete.                   |                          |                 | 5                     | mA             |
| I <sub>IX</sub> <sup>[15]</sup>  | Input Leakage<br>Current (except HSB)                                                          | $V_{CC} = Max, V_{SS} \le V_{IN} \le V_{CC}$                                                                                                                |                          | <b>–</b> 1               |                 | +1                    | μΑ             |
|                                  | Input Leakage<br>Current (for HSB)                                                             | $V_{CC} = Max, V_{SS} \le V_{IN} \le V_{CC}$                                                                                                                |                          | -100                     |                 | +1                    | μΑ             |
| l <sub>OZ</sub>                  | Off State Output<br>Leakage Current                                                            | $V_{CC} = Max$ , $V_{SS} \le V_{OUT} \le V_{CC}$ , $\overline{CE}$ or $\overline{OE} \ge V_{IH}$ or $\overline{BI}$ or $\overline{WE} \le V_{IL}$           | HE/BLE ≥ V <sub>IH</sub> | -1                       |                 | +1                    | μA             |
| V <sub>IH</sub>                  | Input HIGH Voltage                                                                             |                                                                                                                                                             |                          | 2.0                      |                 | V <sub>CC</sub> + 0.5 | V              |
| V <sub>IL</sub>                  | Input LOW Voltage                                                                              |                                                                                                                                                             |                          | V <sub>SS</sub> –<br>0.5 |                 | 0.8                   | V              |
| V <sub>OH</sub>                  | Output HIGH Voltage                                                                            | $I_{OUT} = -2 \text{ mA}$                                                                                                                                   |                          | 2.4                      |                 |                       | V              |
| $V_{OL}$                         | Output LOW Voltage                                                                             | I <sub>OUT</sub> = 4 mA                                                                                                                                     |                          |                          |                 | 0.4                   | V              |
| $V_{CAP}$                        | Storage Capacitor                                                                              | Between V <sub>CAP</sub> pin and V <sub>SS</sub> , 5V Rated                                                                                                 |                          | 61                       | 68              | 180                   | μF             |

Typical values are at 25°C, V<sub>CC</sub>= V<sub>CC</sub> (Typ). Not 100% tested.
 The HSB pin has I<sub>OUT</sub> = -2 uA for V<sub>OH</sub> of 2.4V when both active HIGH and low drivers are disabled. When they are enabled standard V<sub>OH</sub> and V<sub>OL</sub> are valid. This parameter is characterized but not tested.

# Capacitance

| Parameter <sup>[16]</sup> | Description        | Test Conditions                    | Max | Unit |
|---------------------------|--------------------|------------------------------------|-----|------|
| C <sub>IN</sub>           | Input Capacitance  | $T_A = 25^{\circ}C$ , $f = 1$ MHz, | 7   | pF   |
| C <sub>OUT</sub>          | Output Capacitance | $V_{CC} = V_{CC}$ (Typ)            | 7   | pF   |

## **Thermal Resistance**

| Parameter <sup>[16]</sup> | Description                              | Test Conditions                                                 | 48 SSOP | 44 TSOP II | 54 TSOP II | Unit |
|---------------------------|------------------------------------------|-----------------------------------------------------------------|---------|------------|------------|------|
| $\Theta_{JA}$             | Thermal Resistance (Junction to Ambient) | Test conditions follow standard test methods and procedures for | TBD     | 31.11      | 30.73      | °C/W |
| $\Theta_{JC}$             | Thermal Resistance (Junction to Case)    | measuring thermal impedance, in accordance with EIA/JESD51.     | TBD     | 5.56       | 6.08       | °C/W |

Figure 6. AC Test Loads



## **AC Test Conditions**

| Input Pulse Levels                       | 0V to 3V         |
|------------------------------------------|------------------|
| Input Rise and Fall Times (10% - 90%)    | <u>&lt;</u> 3 ns |
| Input and Output Timing Reference Levels | 1.5V             |

# **RTC Characteristics**

| Parameters                          | Description                                           |                      | Min | Typ <sup>[14]</sup> | Max | Units |
|-------------------------------------|-------------------------------------------------------|----------------------|-----|---------------------|-----|-------|
| V <sub>RTCbat</sub>                 | RTC Battery Pin Voltage                               |                      | 1.8 | 3.0                 | 3.3 | V     |
| I <sub>BAK</sub> [17]               | RTC Backup Current                                    | T <sub>A</sub> (Min) |     |                     | 350 | nA    |
|                                     |                                                       | 25°C                 |     | 350                 |     | nA    |
|                                     |                                                       | T <sub>A</sub> (Max) |     |                     | 500 | nA    |
| V <sub>RTCcap</sub> <sup>[18]</sup> | RTC Capacitor Pin Voltage                             | T <sub>A</sub> (Min) | 1.6 | 3.0                 | 3.6 | V     |
|                                     |                                                       | 25°C                 | 1.5 | 3.0                 | 3.6 | V     |
|                                     |                                                       | T <sub>A</sub> (Max) | 1.4 | 3.0                 | 3.6 | V     |
| tOCS                                | RTC Oscillator Time to Start                          |                      |     | 1                   | 2   | sec   |
| R <sub>BKCHG</sub>                  | RTC Backup Capacitor Charge Current-Limiting Resistor |                      | 450 |                     | 850 | Ω     |

 <sup>16.</sup> These parameters are guaranteed by design and are not tested.
 17. From either V<sub>RTCcap</sub> or V<sub>RTCbat</sub>.
 18. If V<sub>RTCcap</sub> > 0.3V or if no capacitor is connected to V<sub>RTCcap</sub> pin, the oscillator starts in tOCS time. If a backup capacitor is connected and vrtccap < 0.3V, the capacitor must be allowed to charge to 0.3V for oscillator to start.</li>

# **AC Switching Characteristics**

| Param                             | eters             |                                   | 20  | ns  | 25  | ns  | 45  | ns  |      |
|-----------------------------------|-------------------|-----------------------------------|-----|-----|-----|-----|-----|-----|------|
| Cypress<br>Parameters             | Alt<br>Parameters | Description                       | Min | Max | Min | Max | Min | Max | Unit |
| SRAM Read Cyc                     | cle               |                                   | •   |     |     |     |     |     |      |
| t <sub>ACE</sub>                  | t <sub>ACS</sub>  | Chip Enable Access Time           |     | 20  | 25  |     |     | 45  | ns   |
| t <sub>RC</sub> <sup>[19]</sup>   | t <sub>RC</sub>   | Read Cycle Time                   | 20  |     | 25  |     | 45  |     | ns   |
| t <sub>AA</sub> <sup>[20]</sup>   | t <sub>AA</sub>   | Address Access Time               |     | 20  |     | 25  |     | 45  | ns   |
| tnoe                              | t <sub>OE</sub>   | Output Enable to Data Valid       |     | 10  |     | 12  |     | 20  | ns   |
| t <sub>OHA</sub> <sup>[20]</sup>  | t <sub>OH</sub>   | Output Hold After Address Change  | 3   |     | 3   |     | 3   |     | ns   |
| t <sub>LZCE</sub> [16, 21]        | $t_{LZ}$          | Chip Enable to Output Active      | 3   |     | 3   |     | 3   |     | ns   |
| t <sub>HZCE</sub> [16, 21]        | t <sub>HZ</sub>   | Chip Disable to Output Inactive   |     | 8   |     | 10  |     | 15  | ns   |
| t <sub>I ZOF</sub> [16, 21]       | t <sub>OLZ</sub>  | Output Enable to Output Active    | 0   |     | 0   |     | 0   |     | ns   |
| t <sub>HZOE</sub> [16, 21]        | t <sub>OHZ</sub>  | Output Disable to Output Inactive |     | 8   |     | 10  |     | 15  | ns   |
| t <sub>PU</sub> <sup>[16]</sup>   | t <sub>PA</sub>   | Chip Enable to Power Active       | 0   |     | 0   |     | 0   |     | ns   |
| t <sub>PD</sub> <sup>[16]</sup>   | t <sub>PS</sub>   | Chip Disable to Power Standby     |     | 20  |     | 25  |     | 45  | ns   |
| t <sub>DBF</sub>                  | -                 | Byte Enable to Data Valid         |     | 10  |     | 12  |     | 20  | ns   |
| t <sub>LZBE</sub> <sup>[16]</sup> | -                 | Byte Enable to Output Active      | 0   |     | 0   |     | 0   |     | ns   |
| t <sub>HZBE</sub> <sup>[16]</sup> | -                 | Byte Disable to Output Inactive   |     | 8   |     | 10  |     | 15  | ns   |
| SRAM Write Cyc                    | cle               |                                   |     |     |     | •   |     |     |      |
| t <sub>WC</sub>                   | t <sub>WC</sub>   | Write Cycle Time                  | 20  |     | 25  |     | 45  |     | ns   |
| t <sub>PWE</sub>                  | t <sub>WP</sub>   | Write Pulse Width                 | 15  |     | 20  |     | 30  |     | ns   |
| t <sub>SCE</sub>                  | t <sub>CW</sub>   | Chip Enable To End of Write       | 15  |     | 20  |     | 30  |     | ns   |
| t <sub>SD</sub>                   | t <sub>DW</sub>   | Data Setup to End of Write        | 8   |     | 10  |     | 15  |     | ns   |
| t <sub>HD</sub>                   | t <sub>DH</sub>   | Data Hold After End of Write      | 0   |     | 0   |     | 0   |     | ns   |
| t <sub>AW</sub>                   | t <sub>AW</sub>   | Address Setup to End of Write     | 15  |     | 20  |     | 30  |     | ns   |
| t <sub>SA</sub>                   | t <sub>AS</sub>   | Address Setup to Start of Write   | 0   |     | 0   |     | 0   |     | ns   |
| tua                               | t <sub>WR</sub>   | Address Hold After End of Write   | 0 0 |     |     | 0   |     | ns  |      |
| t <sub>HZWE</sub> [16, 21, 22]    | $t_{WZ}$          | Write Enable to Output Disable    | 8   |     |     | 10  |     | 15  | ns   |
| t <sub>LZWE</sub> [16, 21]        | t <sub>OW</sub>   | Output Active after End of Write  | 3   |     | 3   |     | 3   |     | ns   |
| t <sub>BW</sub>                   | -                 | Byte Enable to End of Write       | 15  |     | 20  |     | 30  |     | ns   |

# **Switching Waveforms**

Figure 7. SRAM Read Cycle #1: Address Controlled  $^{[19,\ 20,\ 23]}$ 



- 19. WE must be HIGH during SRAM read cycles.
  20. Device is continuously selected with CE, OE and BHE/BLE LOW.
- 21. Measured ±200 mV from steady state output voltage.

  22. If WE is low when CE goes low, the outputs remain in the high impedance state.

  23. HSB must remain HIGH during Read and Write cycles.



Figure 8. SRAM Read Cycle #2:  $\overline{\text{CE}}$  Controlled [3, 19, 23]

Figure 9. SRAM Write Cycle #1: WE Controlled [3, 22, 23, 24]



Note \_ 24.  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  must be ≥V<sub>IH</sub> during address transitions.



Figure 10. SRAM Write Cycle #2:  $\overline{\text{CE}}$  Controlled [3, 22, 23, 24]

Figure 11. SRAM Write Cycle #3: BHE and BLE Controlled [3, 22, 23, 24, 25] (Not applicable for RTC register writes)



Note
25. Only  $\overline{\text{CE}}$  and  $\overline{\text{WE}}$  controlled writes to RTC registers are allowed.  $\overline{\text{BLE}}$  pin must be held LOW before  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  pin goes LOW for writes to RTC register.

# **AutoStore/Power Up RECALL**

| Parameters                           | Description                               | 20  | ns   | 25  | ns   | 45  | ns   | Unit |
|--------------------------------------|-------------------------------------------|-----|------|-----|------|-----|------|------|
| Farameters                           | Description                               | Min | Max  | Min | Max  | Min | Max  | Onit |
| t <sub>HRECALL</sub> [26]            | Power Up RECALL Duration                  |     | 20   |     | 20   |     | 20   | ms   |
| STORE                                | STORE Cycle Duration                      |     | 8    |     | 8    |     | 8    | ms   |
| t <sub>DELAY</sub> [28]              | Time Allowed to Complete SRAM Write Cycle |     | 20   |     | 25   |     | 25   | ns   |
| V <sub>SWITCH</sub>                  | Low Voltage Trigger Level                 |     | 2.65 |     | 2.65 |     | 2.65 | V    |
| t <sub>VCCRISE</sub> <sup>[16]</sup> | VCC Rise Time                             | 150 |      | 150 |      | 150 |      | μs   |
| V <sub>HDIS</sub> <sup>[16]</sup>    | HSB Output Disable Voltage                |     | 1.9  |     | 1.9  |     | 1.9  | V    |
| t <sub>LZHSB</sub> <sup>[16]</sup>   | HSB To Output Active Time                 |     | 5    |     | 5    |     | 5    | μs   |
| t <sub>HHHD</sub> [16]               | HSB High Active Time                      |     | 500  |     | 500  |     | 500  | ns   |

# **Switching Waveforms**

Figure 12. AutoStore or Power Up RECALL [29]



<sup>26.</sup> t<sub>HRECALL</sub> starts from the time V<sub>CC</sub> rises above V<sub>SWITCH</sub>.

27. If an SRAM write has not taken place since the last nonvolatile cycle, no AutoStore or Hardware STORE takes place
28. On a Hardware Store and AutoStore initiation, SRAM write operation continues to be enabled for time t<sub>DELAY</sub>.
29. Read and Write cycles are ignored during STORE, RECALL, and While VCC is below V<sub>SWITCH</sub>.

<sup>30.</sup>  $\overline{\text{HSB}}$  pin is driven HIGH to VCC only by internal 100 k $\Omega$  resistor,  $\overline{\text{HSB}}$  driver is disabled.

# **Software Controlled STORE/RECALL Cycle**

| Parameters <sup>[31, 32]</sup> | Description                        | 20  | ns  | 25 ns |     | 45 ns |     | Unit  |
|--------------------------------|------------------------------------|-----|-----|-------|-----|-------|-----|-------|
| i arameters.                   | Description                        | Min | Max | Min   | Max | Min   | Max | Oilit |
| t <sub>RC</sub>                | STORE/RECALL Initiation Cycle Time | 20  |     | 25    |     | 45    |     | ns    |
| t <sub>SA</sub>                | Address Setup Time                 | 0   |     | 0     |     | 0     |     | ns    |
| t <sub>CW</sub>                | Clock Pulse Width                  | 15  |     | 20    |     | 30    |     | ns    |
| t <sub>HA</sub>                | Address Hold Time                  | 0   |     | 0     |     | 0     |     | ns    |
| t <sub>RECALL</sub>            | RECALL Duration                    |     | 200 |       | 200 |       | 200 | μs    |
| t <sub>SS</sub> [33, 34]       | Soft Sequence Processing Time      |     | 100 |       | 100 |       | 100 | μs    |

# **Switching Waveforms**

Figure 13. CE & OE Controlled Software STORE/RECALL Cycle [32]



Figure 14. AutoStore Enable/Disable Cycle



- 31. The software sequence is clocked with  $\overline{\text{CE}}$  controlled or  $\overline{\text{OE}}$  controlled reads.
- 32. The six consecutive addresses must be read in the order listed in Table 1. WE must be HIGH during all six consecutive cycles.
- 33. This is the amount of time it takes to take action on a soft sequence command. Vcc power must remain HIGH to effectively register command.
- 34. Commands such as STORE and RECALL lock out I/O until operation is complete which further increases this time. See the specific command.
- 35. DQ output data at the sixth read may be invalid since the output is disabled at t<sub>DELAY</sub> time.

# **Hardware STORE Cycle**

| Parameters        | Description                                        | 20  | ns  | 25  | ns  | 45ns |     | Unit  |
|-------------------|----------------------------------------------------|-----|-----|-----|-----|------|-----|-------|
| raiailleleis      | Description                                        | Min | Max | Min | Max | Min  | Max | Oilit |
| t <sub>DHSB</sub> | HSB To Output Active Time when write latch not set |     | 20  |     | 25  |      | 25  | ns    |
| t <sub>PHSB</sub> | Hardware STORE Pulse Width                         | 15  |     | 15  |     | 15   |     | ns    |

# **Switching Waveforms**

Figure 15. Hardware STORE Cycle<sup>[27]</sup>

# Write latch set



## Write latch not set



Figure 16. Soft Sequence Processing [33, 34]



# **Truth Table For SRAM Operations**

HSB must remain HIGH for SRAM operations.

# Table 5. Truth Table for x8 Configuration

| CE | WE | OE | Inputs/Outputs <sup>[2]</sup>                | Mode                | Power   |
|----|----|----|----------------------------------------------|---------------------|---------|
| Н  | X  | Х  | High Z                                       | Deselect/Power down | Standby |
| L  | Н  | L  | Data Out (DQ <sub>0</sub> -DQ <sub>7</sub> ) | Read                | Active  |
| L  | Н  | Н  | High Z                                       | Output Disabled     | Active  |
| L  | L  | Х  | Data in (DQ <sub>0</sub> -DQ <sub>7</sub> )  | Write               | Active  |

## Table 6. Truth Table for x16 Configuration

| CE | WE | OE | BHE <sup>[3]</sup> | BLE <sup>[3]</sup> | Inputs/Outputs <sup>[2]</sup>                                                               | Mode                | Power   |
|----|----|----|--------------------|--------------------|---------------------------------------------------------------------------------------------|---------------------|---------|
| Н  | Х  | Х  | Х                  | Х                  | High-Z                                                                                      | Deselect/Power down | Standby |
| L  | Х  | Х  | Н                  | Н                  | High-Z                                                                                      | Output Disabled     | Active  |
| L  | Н  | L  | L                  | L                  | Data Out (DQ <sub>0</sub> -DQ <sub>15</sub> )                                               | Read                | Active  |
| L  | Н  | L  | Н                  | L                  | Data Out (DQ <sub>0</sub> –DQ <sub>7</sub> )<br>DQ <sub>8</sub> –DQ <sub>15</sub> in High-Z | Read                | Active  |
| L  | Н  | L  | L                  | Н                  | Data Out (DQ <sub>8</sub> –DQ <sub>15</sub> )<br>DQ <sub>0</sub> –DQ <sub>7</sub> in High-Z | Read                | Active  |
| L  | Н  | Н  | L                  | L                  | High-Z                                                                                      | Output Disabled     | Active  |
| L  | Н  | Н  | Н                  | L                  | High-Z                                                                                      | Output Disabled     | Active  |
| L  | Н  | Н  | L                  | Н                  | High-Z                                                                                      | Output Disabled     | Active  |
| L  | L  | Х  | L                  | L                  | Data In (DQ <sub>0</sub> -DQ <sub>15</sub> )                                                | Write               | Active  |
| L  | L  | Х  | Н                  | L                  | Data In (DQ <sub>0</sub> –DQ <sub>7</sub> )<br>DQ <sub>8</sub> –DQ <sub>15</sub> in High-Z  | Write               | Active  |
| L  | L  | Х  | L                  | Н                  | Data In (DQ <sub>8</sub> –DQ <sub>15</sub> )<br>DQ <sub>0</sub> –DQ <sub>7</sub> in High-Z  | Write               | Active  |

# **Part Numbering Nomenclature**

# CY 14 B 101 K A -ZS P 20 X C T



# **Ordering Information**

| Speed (ns) | Ordering Code       | Package<br>Diagram | Package Type  | Operating<br>Range |
|------------|---------------------|--------------------|---------------|--------------------|
| 20         | CY14B101KA-ZS20XCT  | 51-85087           | 44-pin TSOPII | Commercial         |
|            | CY14B101KA-ZS20XC   | 51-85087           | 44-pin TSOPII |                    |
|            | CY14B101MA-ZSP20XCT | 51-85160           | 54-pin TSOPII |                    |
|            | CY14B101MA-ZSP20XC  | 51-85160           | 54-pin TSOPII |                    |
|            | CY14B101KA-SP20XCT  | 51-85061           | 48-pin SSOP   |                    |
|            | CY14B101KA-SP20XC   | 51-85061           | 48-pin SSOP   |                    |
|            | CY14B101KA-ZS20XIT  | 51-85087           | 44-pin TSOPII | Industrial         |
|            | CY14B101KA-ZS20XI   | 51-85087           | 44-pin TSOPII |                    |
|            | CY14B101MA-ZSP20XIT | 51-85160           | 54-pin TSOPII |                    |
|            | CY14B101MA-ZSP20XI  | 51-85160           | 54-pin TSOPII |                    |
|            | CY14B101KA-SP20XIT  | 51-85061           | 48-pin SSOP   |                    |
|            | CY14B101KA-SP20XI   | 51-85061           | 48-pin SSOP   |                    |
| 25         | CY14B101KA-ZS25XCT  | 51-85087           | 44-pin TSOPII | Commercial         |
|            | CY14B101KA-ZS25XC   | 51-85087           | 44-pin TSOPII |                    |
|            | CY14B101MA-ZSP25XCT | 51-85160           | 54-pin TSOPII |                    |
|            | CY14B101MA-ZSP25XC  | 51-85160           | 54-pin TSOPII |                    |
|            | CY14B101KA-SP25XCT  | 51-85061           | 48-pin SSOP   |                    |
|            | CY14B101KA-SP25XC   | 51-85061           | 48-pin SSOP   |                    |
|            | CY14B101KA-ZS25XIT  | 51-85087           | 44-pin TSOPII | Industrial         |
|            | CY14B101KA-ZS25XI   | 51-85087           | 44-pin TSOPII |                    |
|            | CY14B101MA-ZSP25XIT | 51-85160           | 54-pin TSOPII |                    |
|            | CY14B101MA-ZSP25XI  | 51-85160           | 54-pin TSOPII |                    |
|            | CY14B101KA-SP25XIT  | 51-85061           | 48-pin SSOP   |                    |
|            | CY14B101KA-SP25XI   | 51-85061           | 48-pin SSOP   |                    |
| 45         | CY14B101KA-ZS45XCT  | 51-85087           | 44-pin TSOPII | Commercial         |
|            | CY14B101KA-ZS45XC   | 51-85087           | 44-pin TSOPII |                    |
|            | CY14B101MA-ZSP45XCT | 51-85160           | 54-pin TSOPII |                    |
|            | CY14B101MA-ZSP45XC  | 51-85160           | 54-pin TSOPII |                    |
|            | CY14B101KA-SP45XCT  | 51-85061           | 48-pin SSOP   |                    |
|            | CY14B101KA-SP45XC   | 51-85061           | 48-pin SSOP   |                    |
|            | CY14B101KA-ZS45XIT  | 51-85087           | 44-pin TSOPII | Industrial         |
|            | CY14B101KA-ZS45XI   | 51-85087           | 44-pin TSOPII |                    |
|            | CY14B101MA-ZSP45XIT | 51-85160           | 54-pin TSOPII |                    |
|            | CY14B101MA-ZSP45XI  | 51-85160           | 54-pin TSOPII |                    |
|            | CY14B101KA-SP45XIT  | 51-85061           | 48-pin SSOP   |                    |
|            | CY14B101KA-SP45XI   | 51-85061           | 48-pin SSOP   |                    |

All parts are Pb-free. This table contains Preliminary information. Contact your local Cypress sales representative for availability of these parts.

# **Package Diagrams**

Figure 17. 44-Pin TSOP II (51-85087)



Figure 18. 54-Pin TSOP II (51-85160)



# Package Diagrams (continued)

Figure 19. 48-Pin SSOP (51-85061)



# **Document History Page**

| Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 2050747 | See ECN            | UNC/PYRS           | New Data Sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| *A   | 2607447 | 11/18/2008         | GVCH/AESA          | Removed 15 ns access speed, updated "Features", added CY14B101MA (x16 part, changed title to "CY14B101KA/CY14B101MA 1 Mbit (128K x 8/64K x 16) nvSRAM with Real-Time-Clock".  Added 54-pin TSOP II package related information, updated Logic block diagram added footnote 1 and 2.  Pin definition: Updated WE, HSB and NC pin description.  Page 4: Updated SRAM READ, SRAM WRITE, Autostore operation description Page 4: Updated Software store and software recall description Updated Figure 2, Page 4: Updated Hardware store operation and Hardware RECALL (Power up) description  Footnote 1 and 10 referenced for Mode selection Table Added footnote 10, updated footnote 8 and 9  Page 6: Updated Data protection description  Page 6: Updated Starting and stopping the oscillator description Page 7: Updated Calibrating the clock description  Page 7: Updated Calibrating the clock description  Page 8: Added Flags register  Updated table 4, added footnote 12 and 13  Updated Register map detail Table 5  Maximum Ratings: Added Max. Accumulated storage time  Changed Occa from 6 mA to 35 mA  Changed Icca from 6 mA to 35 mA  Changed Icca from 6 mA to 5 mA  Change |



|      |         | CY14B101KA/<br>ber: 001-42880 | CY14B101MA 1       | Mbit (128K x 8/64K x 16) nvSRAM with Real Time Clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------|---------|-------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. | ECN No. | Submission<br>Date            | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| *B   | 2654484 | 02/05/09                      | GVCH/PYRS          | Changed the data sheet from Advance information to Preliminary Changed $X_1$ , $X_2$ pin names to $X_{\text{out}}$ , $X_{\text{in}}$ respectively Updated Real Time Clock operation description Added footnotes 11 and 12 Added default values to RTC Register Map" table 3 Updated flag register description in Register Map Detail" table 4 Changed C1, C2 values to 21pF, 21pF respectively Changed $I_{\text{BAK}}$ value from 350 nA to 450 nA at hot temperature Changed $V_{\text{RTCcap}}$ typical value from 2.4V to 3.0V Referenced Note 15 to parameters $t_{\text{LZCE}}$ , $t_{\text{HZCE}}$ , $t_{\text{LZOE}}$ , $t_{\text{LZDE}}$ , $t_{\text{LZWE}}$ , $t_{\text{LZWE}}$ , and $t_{\text{HZBE}}$ Added footnote 24 Updated Figure 13 |
| *C   | 2733909 | 07/09/09                      | GVCH/AESA          | Page 3; Added note to AutoStore Operation description Page 4; Updated Hardware STORE (HSB) Operation description Page 4; Updated Software STORE Operation description Added best practices Changed C1, C2 values to 10pF, 67pF respectively Changed I <sub>BAK</sub> and V <sub>RTCcap</sub> parameter values Added R <sub>BKCHG</sub> parameter Updated V <sub>HDIS</sub> parameter description Updated t <sub>DELAY</sub> parameter description Updated footnote 28 and added footnote 35                                                                                                                                                                                                                                                           |

# Sales, Solutions, and Legal Information

## Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at www.cypress.com/sales.

## **Products**

PSoC psoc.cypress.com
Clocks & Buffers clocks.cypress.com
Wireless wireless.cypress.com
Memories memory.cypress.com
Image Sensors image.cypress.com

© Cypress Semiconductor Corporation, 2008-2009. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document #: 001-42880 Rev. \*C

Revised July 09, 2009

Page 29 of 29