

# 3 Gbps HD/SD SDI Reclocker with 4:1 Input Mux and FR4 EQs

## **General Description**

The LMH0356 3 Gbps HD/SD SDI Reclocker with 4:1 Input Mux and FR4 EQs retimes serial digital video data conforming to the SMPTE 424M, SMPTE 292M, and SMPTE 259M (C) standards. The LMH0356 operates at serial data rates of 270 Mbps, 1.483 Gbps, 1.485 Gbps, 2.967 Gbps, and 2.97 Gbps. The LMH0356 supports DVB-ASI operation at 270 Mbps. The LMH0356 includes an integrated 4:1 input multiplexer for selecting one of four input data streams for retiming. In addition, the four inputs of the LMH0356 each have an FR4 equalizer capable of equalizing 0-30" of FR4 trace length.

The LMH0356 automatically detects the incoming data rate and adjusts itself to retime the incoming data to suppress accumulated jitter. The LMH0356 recovers the serial data-rate clock and optionally provides it as an output. The LMH0356 has two differential serial data outputs; the second output may be selected as a low-jitter, data-rate clock output. Controls and indicators are: serial clock or second serial data output select, manual rate select input, SD/HD rate indicator output, lock detect output, auto/manual data bypass, output mute, and device enable. The serial data inputs, outputs, and serial clock outputs are differential LVPECL compatible. The CML serial data and serial clock outputs are suitable for driving  $100\Omega$  differentially terminated networks. The control logic inputs and outputs are LVCMOS compatible.

The LMH0356 is powered from a single 3.3V supply. Power dissipation is typically 430 mW. The device is available in two space–saving packages: a 7 X 7 mm 48-pin LLP (also known as QFN) and even more space–efficient 5 X 5 mm 40-pin LLP package.

#### **Features**

- Supports SMPTE 424M, SMPTE 292M, and SMPTE 259M (C) serial digital video standards
- Supports 270 Mbps, 1.483 Gbps, 1.485 Gbps, 2.967 Gbps, and 2.97 Gbps serial data rate operation
- Supports DVB-ASI at 270 Mbps
- Single 3.3V supply operation
- 430 mW typical power consumption
- Integrated 4:1 multiplexed input
- 0-30" FR4 equalizer on each multiplexed input
- Two differential, reclocked outputs
- Choice of second reclocked output or recovered clock output
- Single 27 MHz external crystal or reference clock input
- Manual rate select input
- SD/HD operating rate indicator output
- Lock Detect indicator output
- Output mute function for data and clock
- Auto/Manual reclocker bypass
- Power saver mode with device power down control (10 mW typical power consumption in disabled state)
- Differential LVPECL compatible serial data inputs and outputs
- LVCMOS control inputs and indicator outputs
- 48-pin LLP or 40-pin LLP package
- Industrial temperature range: -40°C to +85°C
- 48-pin LLP version footprint compatible with the LMH0056 and LMH0036

## Applications

- SDTV/HDTV and 3 Gbps serial digital video interfaces for:
  - Digital video routers and switchers
  - Digital video processing and editing equipment
  - DVB-ASI equipment
  - Video standards and format converters



2003 National Semiconductor Corporation 300167

f.dzsc.com

www.national.com

ົດ



|                                                                      | criptions<br>"LMH0356"1   | <b>共</b> 四 冏       |                                                                                                                                                         |  |
|----------------------------------------------------------------------|---------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| LLP-48 Pin                                                           | LLP-40 Pin                | Name               | Description                                                                                                                                             |  |
| 1                                                                    | 1                         | SDI0               | Data Input 0 True.                                                                                                                                      |  |
| 2                                                                    | 2                         | SDI0               | Data Input 0 Complement.                                                                                                                                |  |
| 4                                                                    | 4                         | SDI1               | Data Input 1 True.                                                                                                                                      |  |
| 5                                                                    | 5                         | SDI1               | Data Input 1 Complement.                                                                                                                                |  |
| 7                                                                    | 6                         | SDI2               | Data Input 2 True.                                                                                                                                      |  |
| 8                                                                    | 7                         | SDI2               | Data Input 2 Complement.                                                                                                                                |  |
| _                                                                    | _                         |                    | Device Enable. Powers down device when low. This pin has an internal                                                                                    |  |
| 9                                                                    | 8                         | ENABLE             | pullup.                                                                                                                                                 |  |
| 10                                                                   | 9                         | SDI3               | Data Input 3 True.                                                                                                                                      |  |
| 11                                                                   | 10                        | SDI3               | Data Input 3 Complement.                                                                                                                                |  |
| 15                                                                   | 14                        | BYPASS/AUTO BYPASS | Bypass/Auto Bypass mode select. Bypasses reclocking when high. This pin has an internal pulldown.                                                       |  |
| 16                                                                   | 15                        | OUTPUT MUTE        | Data and Clock Output Mute input. Mutes the output when low. This pin has an internal pullup.                                                           |  |
| 18                                                                   | 16                        | XTAL IN/EXT CLK    | Crystal or External Oscillator input.                                                                                                                   |  |
| 22                                                                   | 19                        | XTAL OUT           | Crystal Oscillator output.                                                                                                                              |  |
| 24                                                                   | 23                        | LOCK DETECT        | PLL Lock Detect output (active high).                                                                                                                   |  |
| 28                                                                   | 24                        | SCO/SDO2           | Serial Clock or Serial Data Output 2 Complement.                                                                                                        |  |
| 29                                                                   | 25                        | SCO/SDO2           | Serial Clock or Serial Data Output 2 True.                                                                                                              |  |
| 32                                                                   | 27                        | SDO                | Data Output Complement.                                                                                                                                 |  |
| 33                                                                   | 28                        | SDO                | Data Output True.                                                                                                                                       |  |
| 36                                                                   | 31                        | SD/HD              | Data Rate Range output. Output is high for SD and low for HD or 3G.                                                                                     |  |
| 37                                                                   | 32                        | SCO_EN             | Serial Clock or Serial Data 2 Output select. Sets second output to output the clock when high and the data when low. This pin has an internal pulldown. |  |
| 43                                                                   | 35                        | LF1                | Loop Filter.                                                                                                                                            |  |
| 44                                                                   | 36                        | LF2                | Loop Filter.                                                                                                                                            |  |
| 45                                                                   | 37                        | RATE0              | Data Rate select input. This pin has an internal pulldown.                                                                                              |  |
| 46                                                                   | 38                        | RATE1              | Data Rate select input. This pin has an internal pulldown.                                                                                              |  |
| 47                                                                   | 39                        | SEL0               | Data Input select input. This pin has an internal pulldown.                                                                                             |  |
| 48                                                                   | 40                        | SEL1               | Data Input select input. This pin has an internal pulldown.                                                                                             |  |
| 3, 6, 12, 14, 30,<br>31, 34, 35,                                     | 3, 11, 13, 26,<br>29, 30  | V <sub>cc</sub>    | Positive power supply input.                                                                                                                            |  |
| DAP, 13, 17,<br>19, 20, 21, 23,<br>25, 26, 27, 38,<br>39, 40, 41, 42 | 12, 17, 18, 20,<br>33, 34 | V <sub>EE</sub>    | Negative power supply input.                                                                                                                            |  |
| 55, <del>1</del> 0, 11, <del>1</del> 2                               | 21, 22                    | NC                 | No connect.                                                                                                                                             |  |

## 查**倚qmeotion共动和**grams



48-Pin LLP Order Number LMH0356SQ See NS Package Number SQA48A





#### Absolute Maximum Ratings (Note 1) 间"LMH0356"任认识的 It is anticipated that this device will not be offered in a

If is anticipated that this device will not be offered in a military qualified version. If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| tiono.                                              |                             |
|-----------------------------------------------------|-----------------------------|
| Supply Voltage (V <sub>CC</sub> -V <sub>EE</sub> )  | 4.0V                        |
| Logic Supply Voltage (Vi)                           | $V_{EE}$ –0.15V to $V_{CC}$ |
|                                                     | +0.15V                      |
| Logic Input Current (single input):                 |                             |
| $Vi = V_{EE} - 0.15V$                               | –5 mA                       |
| $Vi = V_{CC} + 0.15V$                               | +5 mA                       |
| Logic Output Voltage (Vo)                           | $V_{EE}$ –0.15V to $V_{CC}$ |
|                                                     | +0.15V                      |
| Logic Output Source/Sink Current                    | ±8 mA                       |
| Serial Data Output Sink Current (I <sub>SDO</sub> ) | 24 mA                       |
| Package Thermal Resistance                          |                             |
| θ <sub>JA</sub> 48-pin LLP                          | 24°C/W                      |
| θ <sub>JA</sub> 40-pin LLP                          | 33.1 °C/W                   |
| θ <sub>JC</sub> 48-pin LLP                          | 1.5°C/W                     |
| θ <sub>JC</sub> 40-pin LLP                          | 7 °C/W                      |
|                                                     |                             |

| Storage Temp. Range                | –65°C to +150°C  |
|------------------------------------|------------------|
| Junction Temperature               | +125°C           |
| Lead Temperature (Soldering 4 Sec) | +260°C (Pb-free) |
| ESD Rating (HBM)                   | 8 kV             |
| ESD Rating (MM)                    | 400V             |
| ESD Rating (CDM)                   | 1250V            |

### **Recommended Operating Conditions**

| Supply Voltage (V <sub>CC</sub> -V <sub>EE</sub> ) | 3.3V ±5%             |
|----------------------------------------------------|----------------------|
| Logic Input Voltage                                | $V_{EE}$ to $V_{CC}$ |
| Differential Serial Input Voltage                  | 800 mV ±10%          |
| Serial Data or Clock Output Sink                   |                      |
| Current (I <sub>SO</sub> )                         | 16 mA max.           |
| Operating Free Air Temperature $(T_A)$             | –40°C to +85°C       |

## **DC Electrical Characteristics**

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified. (Note 2, Note 3)

| Symbol            | Parameter                                    | Conditions                                             | Reference     | Min                   | Тур                                    | Max                   | Units             |
|-------------------|----------------------------------------------|--------------------------------------------------------|---------------|-----------------------|----------------------------------------|-----------------------|-------------------|
| V <sub>IH</sub>   | Input Voltage High Level                     |                                                        | Logic inputs  | 2                     |                                        | V <sub>cc</sub>       | V                 |
| V <sub>IL</sub>   | Input Voltage Low Level                      |                                                        |               | V <sub>EE</sub>       |                                        | 0.8                   | V                 |
| I <sub>IH</sub>   | Input Current High Level                     | $V_{IH} = V_{CC}$                                      | ]             |                       | 47                                     | 65                    | μA                |
| I <sub>IL</sub>   | Input Current Low Level                      | $V_{IL} = V_{EE}$                                      |               |                       | -18                                    | -25                   | μA                |
| V <sub>OH</sub>   | Output Voltage High Level                    | I <sub>OH</sub> = -2 mA                                | Logic outputs | 2                     |                                        |                       | V                 |
| V <sub>OL</sub>   | Output Voltage Low Level                     | $I_{OL} = +2 \text{ mA}$                               |               |                       |                                        | V <sub>EE</sub> + 0.6 | V                 |
| $V_{SDID}$        | Serial Input Voltage,<br>Differential        | (Note 8)                                               | SDI           | 200                   |                                        | 1600                  | mV <sub>P-P</sub> |
| V <sub>CMI</sub>  | Input Common Mode<br>Voltage                 | V <sub>SDID</sub> = 200 mV, ( <i>Note 8</i> )          |               | V <sub>EE</sub> +0.95 |                                        | V <sub>CC</sub> -0.2  | V                 |
| $V_{SDOD}$        | Serial Data Output<br>Voltage, Differential  | $100\Omega$ differential load                          | SDO, SDO2     | 620                   | 750                                    | 880                   | mV <sub>P-P</sub> |
| V <sub>SCOD</sub> | Serial Clock Output<br>Voltage, Differential | 100Ω differential load,<br>2970 MHz, ( <i>Note 8</i> ) | SCO           | 400                   | 525                                    | 650                   | mV <sub>P-P</sub> |
|                   |                                              | 100Ω differential load, 1485 or 270 MHz                |               |                       | 750                                    |                       | mV <sub>P-P</sub> |
| V <sub>CMO</sub>  | Output Common Mode<br>Voltage                | $100\Omega$ differential load                          | SDO, SCO      |                       | V <sub>CC</sub> -<br>V <sub>SDOD</sub> |                       | V                 |
| I <sub>CC</sub>   | Power Supply Current,<br>3.3V supply, Total  | 2970 Mbps, device<br>enabled                           |               |                       | 130                                    | 150                   | mA                |
|                   |                                              | Device disabled<br>(ENABLE = 0)                        |               |                       | 3                                      |                       | mA                |

LMH0356

| Symbol                          | Parameter                                                         | eristics                                                 | Reference    | Min  | Тур           | Max  | Units             |
|---------------------------------|-------------------------------------------------------------------|----------------------------------------------------------|--------------|------|---------------|------|-------------------|
| BR <sub>SD</sub>                | Serial Data Rate                                                  | SMPTE 259M, C                                            | SDI, SDO     |      | 270           |      | Mbps              |
| BR <sub>SD</sub>                | Serial Data Rate                                                  | SMPTE 292M                                               |              |      | 1483,<br>1485 |      | Mbps              |
| BR <sub>SD</sub>                | Serial Data Rate                                                  | SMPTE 424M                                               |              |      | 2967,<br>2970 |      | Mbps              |
| TOL <sub>JIT</sub>              | Serial Input Jitter<br>Tolerance                                  | 270 Mbps,<br>( <i>Note 7, Note 8, Note 9</i> )           | SDI          | >6   |               |      | UI <sub>P-P</sub> |
| TOL <sub>JIT</sub>              | Serial Input Jitter<br>Tolerance                                  | 270 Mbps,<br>( <i>Note 7, Note 8, Note 10</i> )          |              | >0.6 |               |      | UI <sub>P-P</sub> |
| TOL <sub>JIT</sub>              | Serial Input Jitter<br>Tolerance                                  | 1483 or 1485 Mbps,<br>( <i>Note 7, Note 8, Note 9</i> )  |              | >6   |               |      | UI <sub>P-P</sub> |
| TOL <sub>JIT</sub>              | Serial Input Jitter<br>Tolerance                                  | 1483 or 1485 Mbps,<br>( <i>Note 7, Note 8, Note 10</i> ) |              | >0.6 |               |      | UI <sub>P-P</sub> |
| TOL <sub>JIT</sub>              | Serial Input Jitter<br>Tolerance                                  | 2967 or 2970 Mbps,<br>( <i>Note 7, Note 8, Note 9</i> )  |              | >6   |               |      | UI <sub>P-P</sub> |
| TOL <sub>JIT</sub>              | Serial Input Jitter<br>Tolerance                                  | 2967 or 2970 Mbps,<br>( <i>Note 7, Note 8, Note 10</i> ) |              | >0.6 |               |      | UI <sub>P-P</sub> |
| t <sub>JIT</sub>                | Serial Data Output Jitter                                         | 270 Mbps, ( <i>Note 8, Note</i> 11)                      | SDO          |      | 0.01          | 0.03 | UI <sub>P-P</sub> |
| t <sub>JIT</sub>                | Serial Data Output Jitter                                         | 1483 or 1485 Mbps,<br>( <i>Note 8, Note 12</i> )         |              |      | 0.04          | 0.05 | UI <sub>P-P</sub> |
| t <sub>JIT</sub>                | Serial Data Output Jitter                                         | 2967 or 2970 Mbps,<br>( <i>Note 8, Note 13</i> )         |              |      | 0.08          | 0.09 | UI <sub>P-P</sub> |
| 3W <sub>LOOP</sub>              | Loop Bandwidth                                                    | 270 Mbps,<br><0.1dB Peaking                              |              |      | 275           |      | kHz               |
|                                 |                                                                   | 1485 Mbps,<br><0.1dB Peaking                             |              |      | 1.5           |      | MHz               |
|                                 |                                                                   | 2970 Mbps,<br><0.1dB Peaking                             |              |      | 2.75          |      | MHz               |
| F <sub>CO</sub>                 | Serial Clock Output<br>Frequency                                  | 270 Mbps data rate                                       | SCO          |      | 270           |      | MHz               |
| F <sub>CO</sub>                 | Serial Clock Output<br>Frequency                                  | 1483 Mbps data rate                                      |              |      | 1483          |      | MHz               |
| F <sub>CO</sub>                 | Serial Clock Output<br>Frequency                                  | 1485 Mbps data rate                                      |              |      | 1485          |      | MHz               |
| F <sub>CO</sub>                 | Serial Clock Output<br>Frequency                                  | 2967 Mbps data rate                                      |              |      | 2967          |      | MHz               |
| F <sub>CO</sub>                 | Serial Clock Output<br>Frequency                                  | 2970 Mbps data rate                                      |              |      | 2970          |      | MHz               |
| t <sub>JIT</sub>                | Serial Clock Output Jitter                                        |                                                          |              |      | 2             | 3    | ps <sub>RMS</sub> |
|                                 | Serial Clock Output<br>Alignment with respect to<br>Data Interval | (Note 8)                                                 | SDO, SCO     | 40   |               | 60   | %                 |
|                                 | Serial Clock Output Duty<br>Cycle                                 | (Note 8)                                                 | SCO          | 45   |               | 55   | %                 |
| T <sub>ACQ</sub>                | Acquisition Time                                                  | ( <i>Note 6</i> )                                        |              |      |               | 15   | ms                |
| t <sub>r</sub> , t <sub>f</sub> | Input rise/fall time                                              | 10%–90%                                                  | Logic inputs |      | 1.5           |      | ns                |

| Symbol                          | Parameter                              | Conditions                                       | Reference     | Min | Тур | Max  | Units |
|---------------------------------|----------------------------------------|--------------------------------------------------|---------------|-----|-----|------|-------|
| 谪,"LMI                          | TADEPASE/Tanyume                       | 20%–80%, 270 Mbps,<br>( <i>Note 4</i> )          | SDI           |     |     | 1500 | ps    |
| t <sub>r</sub> , t <sub>f</sub> | Input rise/fall time                   | 20%–80%, 1483 or 1485<br>Mbps, ( <i>Note 4</i> ) |               |     |     | 270  | ps    |
| t <sub>r</sub> , t <sub>f</sub> | Input rise/fall time                   | 20%–80%, 2967 or 2970<br>Mbps, ( <i>Note 4</i> ) |               |     |     | 135  | ps    |
| t <sub>r</sub> , t <sub>f</sub> | Output rise/fall time                  | 10%–90%                                          | Logic outputs |     | 1.5 |      | ns    |
| t <sub>r</sub> , t <sub>f</sub> | Output rise/fall time                  | 20%–80%, ( <i>Note 5, Note 8</i> )               | SDO, SCO      |     | 90  | 130  | ps    |
| F <sub>REF</sub>                | Reference Clock<br>Frequency           |                                                  |               |     | 27  |      | MHz   |
| F <sub>TOL</sub>                | Reference Clock<br>Frequency Tolerance |                                                  |               |     | ±50 |      | ppm   |

Note 1: "Absolute Maximum Ratings" are those parameter values beyond which the life and operation of the device cannot be guaranteed. The stating herein of these maximums shall not be construed to imply that the device can or should be operated at or beyond these values. The table of "Electrical Characteristics" specifies acceptable device operating conditions.

Note 2: Current flow into device pins is defined as positive. Current flow out of device pins is defined as negative. All voltages are referenced to V<sub>EE</sub> (equal to zero volts).

Note 3: Typical values are stated for: V\_{CC} = +3.3V, T\_A = +25 ^{\circ}C.

Note 4: This specification is guaranteed by design.

Note 5:  $R_L = 100\Omega$  differential.

Note 6: Measured from first SDI transition until Lock Detect (LD) output goes high (true).

Note 7: Peak-to-peak amplitude with sinusoidal modulation per SMPTE RP 184-1996 paragraph 4.1. The test data signal shall be color bars.

Note 8: This parameter is guaranteed by characterization over voltage and temperature limits.

Note 9: Refer to "A1" in Figure 1 of SMPTE RP 184-1996.

Note 10: Refer to "A2" in Figure 1 of SMPTE RP 184-1996.

Note 11: PRBS 2<sup>10</sup>- 1, input jitter = 31 ps<sub>P-P</sub>.

Note 12: PRBS  $2^{10}$ - 1, input jitter = 24 ps<sub>P-P</sub>.

Note 13: PRBS 2<sup>10</sup>- 1, input jitter = 22 ps<sub>P-P</sub>.

#### Device Description 查询"I MH0356"供应商 The LMH0356"3 Gops HD/SD SDI Beclocker with 4:1 Input

The LMH0356 3 Gbps HD/SD SD Beclocker with 4:1 Input Mux and FR4 EQs is used in many types of digital video signal processing equipment. Supported serial digital video standards are SMPTE 259M (C), SMPTE 292M, and SMPTE 424M. Corresponding serial data rates are 270 Mbps, 1.483 Gbps, 1.485 Gbps, 2.967 Gbps, and 2.97 Gbps. DVB-ASI data at 270 Mbps may also be retimed. The LMH0356 retimes the serial data stream to suppress accumulated jitter. It provides two low-jitter, differential, serial data outputs. The second output may be selected to output either serial data or a low-jitter serial data-rate clock. Controls and indicators are: serial clock or second serial data output select, manual rate select input, SD/HD rate output, lock detect output, auto/manual data bypass and output mute.

Serial data inputs are CML and LVPECL compatible. Serial data and clock outputs are differential CML and produce LVPECL compatible levels. The output buffer design can drive AC or DC-coupled, terminated 100 $\Omega$  differential loads. The differential output level is 750 mV<sub>P-P</sub> into 100 $\Omega$  AC or DC-coupled differential loads. Logic inputs and outputs are LVC-MOS compatible.

The device package is a 48-pin LLP or a 40-pin LLP. Both package options have an exposed die attach pad. The exposed die attach pad is electrically connected to device ground ( $V_{EE}$ ) and is the primary electrical terminal for the device. This terminal must be connected to the negative power supply or circuit ground.

# Serial Data Inputs, Serial Data and Clock Outputs

#### SERIAL DATA INPUT AND OUTPUTS

The differential serial data inputs, SDI0-SDI3, accept serial digital video data at the rates specified in *Table 1. Figure 1* shows the equivalent input circuit for SDI[3:0] and SDI[3:0]. The serial data inputs are differential LVPECL compatible.

These inputs have  $50\Omega$  internal terminations ( $100\Omega$  differential) with an internal bias as shown in *Figure 1*. These inputs are intended to be DC coupled to devices such as the LMH0344 adaptive cable equalizer. DC-coupled inputs must be kept within the specified common mode range. The inputs may be AC coupled if the input signal is outside the LMH0356's input common mode range (such as when interfacing to 5V PECL), and in that case the bias is supplied internally so no additional input biasing is required. See *Application Information* for more information on input interfacing.

The LMH0356 provides four independent, equalized and multiplexed data inputs. The active input channel is selected via the SEL0 and SEL1 pins, as shown in *Table 2*. The equalizer on each of the four inputs is capable of equalizing up to 30" of FR4 trace without the need for programming for different trace lengths or data rates.

The LMH0356 has two, retimed, differential, serial data outputs, SDO and SCO/SDO2. These outputs provide low jitter, differential, retimed data to devices such as the LMH0302 cable driver or the LMH0031 deserializer. Output SCO/SDO2 is multiplexed and can provide either a second serial data output or a serial clock output. *Figure 2* shows the equivalent output circuit for SDO, SDO, SCO/SDO2, and SCO/SDO2.

The SCO\_EN input controls the operating mode for the SCO/ SDO2 output. When the SCO\_EN input is high the SCO/ SDO2 output provides a serial clock. When SCO\_EN is low, the SCO/SDO2 output provides retimed serial data.

Both differential serial data outputs, SDO and SCO/SDO2, are muted when the OUTPUT MUTE input is a logic low level. SCO/SDO2 also mutes when the Bypass mode is activated when this output is operating as the serial clock output. When muted, SDO and  $\overline{\text{SDO}}$  (or SDO2 and  $\overline{\text{SDO2}}$ ) will assume opposite differential output levels. The CML serial data outputs are differential LVPECL compatible. These outputs have internal 50 $\Omega$  pull-ups and are suitable for driving AC or DC-coupled, 100 $\Omega$  center-tapped, AC grounded or 100 $\Omega$  uncenter-tapped, differentially terminated networks.



## 查询"LMH0356"供应商



FIGURE 2. Equivalent SDO Output Circuit (SDO, SDO, SCO/SDO2, SCO/SDO2)

#### **OPERATING SERIAL DATA RATES**

This device operates at serial data rates of 270 Mbps, 1483 Mbps, 1485 Mbps, 2967 Mbps, and 2970 Mbps. The device does not lock to harmonics of these rates. The device does not lock and automatically enters the reclocker bypass mode for the following data rates: 143 Mbps, 177 Mbps, 360 Mbps, and 540 Mbps.

#### SERIAL DATA CLOCK/SERIAL DATA 2 OUTPUT

The Serial Data Clock/Serial Data 2 Output is controlled by the SCO\_EN input and provides either a second retimed serial data output or a low jitter differential clock output appropriate to the serial data rate being processed. When operating as a serial clock output, the rising edge of the clock will be positioned within the corresponding serial data bit interval within 10% of the center of the data interval.

Differential output SCO/SDO2 functions as the second serial data output when the SCO\_EN input is a logic-low level. This output functions as the serial clock output when the SCO\_EN input is a logic-high level. The SCO\_EN input has an internal pull-down device and the default state of SCO\_EN is low (serial data output 2 enabled). SCO/SDO2 is muted when the OUTPUT MUTE input is a logic low level. When the Bypass mode is activated and this output is functioning as a serial clock output, the output will also be muted. If an unsupported data rate is used while in Auto Bypass mode with this output functioning as a serial clock output, the output, the output, the output is invalid.

## Control Inputs and Indicator Outputs

#### SERIAL DATA RATE SELECTOR

The Serial Data Rate Selector (RATE [1:0]) permits the user to fix the operating serial data rate. The pins have internal pulldowns which maintain a logic-low input condition unless externally driven to a logic-high condition. This input also serves to place the device in a test mode. The codes shown in *Table 1* select the desired operating serial data rate. The LMH0356 then enters either the Auto-Rate Detect mode or a single operating rate. Selecting the 270 Mbps rate mode may also be used when reclocking DVB-ASI data. DVB-ASI data is MPEG2 coded data that is transmitted in 8B10B coding. The device will reclock this data without harmonic locking.

| RATE [1:0]<br>Code | Data Rate<br>or Mode | Comments                    |  |  |  |  |
|--------------------|----------------------|-----------------------------|--|--|--|--|
| 00                 | Auto-Rate            |                             |  |  |  |  |
|                    | Detect               |                             |  |  |  |  |
|                    | mode                 |                             |  |  |  |  |
| 01                 | 270 Mbps             | May be used to support DVB- |  |  |  |  |
|                    |                      | ASI operation               |  |  |  |  |
| 10                 | 1483/1485            |                             |  |  |  |  |
|                    | Mbps,                |                             |  |  |  |  |
|                    | 2967/2970            |                             |  |  |  |  |
|                    | Mbps                 |                             |  |  |  |  |

#### TABLE 1. Data Rate Select Input Codes

#### SERIAL DATA INPUT SELECTOR

The Se叠心如 **Myu(**Street **Hyper**[1:0]) allows the user to select the active input channet. *Table 2* shows the input selected for a given state of SEL [1:0]. The SEL pins have internal pull-downs.

#### **TABLE 2. Data Input Select Codes**

| SEL [1:0] Code | Selected Input |
|----------------|----------------|
| 00             | SDI0           |
| 01             | SDI1           |
| 10             | SDI2           |
| 11             | SDI3           |

#### LOCK DETECT

The Lock Detect (LD) output, when high, indicates that data is being received and the PLL is locked. LD may be connected to the OUTPUT MUTE input to mute the data and clock outputs when no data signal is being received. Note than when the Bypass/Auto Bypass input is set high, Lock Detect will remain low. See *Table 3*.

#### OUTPUT MUTE

The OUTPUT  $\overline{\text{MUTE}}$  input, when low, mutes the serial data and clock outputs. It may be connected to Lock Detect or externally driven to mute or un-mute the outputs. If OUTPUT  $\overline{\text{MUTE}}$  is connected to LD, then the data and clock outputs are muted when the PLL is not locked. This function overrides the Bypass function: see *Table 3*. OUTPUT  $\overline{\text{MUTE}}$  has an internal pull-up device to enable the output by default.

#### **BYPASS/AUTO BYPASS**

The Bypass/Auto Bypass input, when high, forces the device to output the data without reclocking it. When this input is low, the device automatically bypasses the reclocking function when the device is in an unlocked condition or the detected data rate is a rate which the device does not support. Note than when the Bypass/Auto Bypass input is set high, Lock Detect will remain low. See *Table 3*. BYPASS/AUTO BY-PASS has an internal pull-down device.

#### TABLE 3. Control Functionality

| LOCK DETECT | OUTPUT MUTE | <b>BYPASS/AUTO BYPASS</b> | DEVICE STATUS                                             |  |
|-------------|-------------|---------------------------|-----------------------------------------------------------|--|
| 0           | 1           | Х                         | PLL unlocked, reclocker bypassed                          |  |
| 1           | 1           | 0                         | PLL locked to supported data rate, reclocker not bypassed |  |
| X           | 0           | Х                         | Outputs muted                                             |  |
| 0           | LOCK DETECT | Х                         | Outputs muted                                             |  |
| 1           | LOCK DETECT | 0                         | PLL locked to supported data rate, reclocker not bypassed |  |

# LMH0356

SD/HD

The LST HTD STORE AND A CONTRACT OF THE STORE AND A CONTRA

is only valid when the PLL is locked and the Lock Detect output is high. When the PLL is not locked (the Lock Detect output is low), the SD/ $\overline{\text{HD}}$  output defaults to HD (low). The SD/ $\overline{\text{HD}}$  output is undefined for a short time after lock detect assertion or de-assertion due to a data rate change on SDI. See *Figure 3* for a timing diagram showing the relationship between SDI, Lock Detect, and SD/ $\overline{\text{HD}}$ .



 $T_{\mbox{ACQ}}$  = Acquisition Time, defined in the AC Electrical Characteristics Table

T<sub>1</sub> = Time from Lock Detect assertion or deassertion until SD/HD output is valid, typically 37 ns (one 27 MHz clock period)

T<sub>2</sub> = Time from SDI input change until Lock Detect de-assertion, 1 ms maximum. SD/HD output is not valid during this time.

30016705

#### FIGURE 3. SDI, Lock Detect, and SD/HD Timing

#### SCO\_EN

Input SECTIN 40100306 Store 2 differential output to function either as a serial clock or second serial data output. SCO/SDO2 functions as a serial clock when SCO\_EN is high. This pin has an internal pull-down device. The default state (low) enables the SCO/SDO2 output as a second serial data output.

#### ENABLE

The ENABLE pin is used to enable or disable the LMH0356. When the device is disabled, the output drivers and most of the internal circuitry are powered down. The crystal oscillator / external clock reference circuitry (XTAL IN and XTAL OUT) remain active regardless of the state of ENABLE, allowing the 27 MHz reference clock signal to be generated and passed on to additional reclockers. The ENABLE pin is active high and has an internal pull-up device to enable the LMH0356 by default.

#### **CRYSTAL OR EXTERNAL CLOCK REFERENCE**

The LMH0356 uses a 27 MHz crystal or external clock signal as a timing reference input. A 27 MHz parallel resonant crystal and load network may be connected to the XTAL IN/EXT CLK

and XTAL OUT pins. Alternatively, a 27 MHz LVCMOS compatible clock signal may be input to XTAL IN/EXT CLK. Parameters for a suitable crystal are given in *Table 4*.

#### **TABLE 4. Crystal Parameters**

| Parameter                      | Value                                  |
|--------------------------------|----------------------------------------|
| Frequency                      | 27 MHz                                 |
| Frequency Stability            | ±50 ppm @ recommended drive level      |
| Operating Mode                 | Fundamental mode, Parallel<br>Resonant |
| Load Capacitance               | 20 pF                                  |
| Shunt Capacitance              | 7 pF                                   |
| Series Resistance              | 40Ω max.                               |
| Recommended Drive Level        | 100 µW                                 |
| Maximum Drive Level            | 500 μW                                 |
| Operating Temperature<br>Range | –10°C to +60°C                         |

## Application Information 询"LMH0356"供应商 声gure 4 shows a typical application circuit for the 48-pin LLP

version of the LMH0356.





ENABLE has an internal pullup to enable the device by default. This pin may be pulled low to put the LMH0356 into a powered down mode.

BYPASS/AUTO BYPASS has an internal pulldown to enable Auto Bypass mode by default. This pin may be pulled high to force the LMH0356 to bypass all data.

OUTPUT MUTE has an internal pullup to enable the outputs by default. This pin may be pulled low to mute the outputs.

The XTAL IN/EXT CLK and XTAL OUT pins are shown with a 27 MHz crystal and the proper loading. The crystal should match the parameters described in Table 4. Alternately, a 27MHz LVCMOS compatible clock signal may be input to XTAL IN/EXT CLK.

The active high LOCK DETECT output provides an indication that proper data is being received and the PLL is locked.

The SD/ $\overline{\text{HD}}$  output may be used to drive the SD/ $\overline{\text{HD}}$  pin of an SDI cable driver (such as the LMH0302) in order to properly set the cable driver's edge rate for SMPTE compliance. It defaults to HD/3G (low) when the LMH0356 is not locked.

SCO EN has an internal pulldown to set the second output (SCO/SDO2) to output data. This pin may be pulled high to set the second output as a serial clock.

The external loop filter capacitor (between LF1 and LF2) should be 56 nF. This is the only supported value; the loop filter capacitor should not be changed.

RATE0 and RATE1 have internal pulldowns to select Auto-Rate Detect mode by default. These pins may also be used to set the device to SD mode or HD/3G mode.

SEL0 and SEL1 have internal pulldowns to select the SDI0 input by default.

The inputs are LVPECL compatible. The LMH0356 has a wide input common mode range and in most cases the input should be DC coupled. For DC coupling, the inputs must be kept within the common mode range specified in DC Electrical Characteristics.

Figure 5 shows an example of a DC coupled interface between the LMH0344 cable equalizer and the LMH0356. The LMH0344 output common mode voltage and voltage swing

are within the range of the input common mode voltage and voltage **EVAPO DATE DATE STATE** figure, the LMH0344 cable equalizer rectores the signal after the coaxial cable. The LMH0356 FR4 equalizer restores the signal after the loss due to the FR4 trace. The LMH0356 inputs have  $50\Omega$  internal terminations ( $100\Omega$  differential) to terminate the transmission line, so no additional components are required.

The outputs are LVPECL compatible. SDO is the primary data output and SCO/SDO2 is a second output that may be set as the serial clock or a second data output. Both outputs are always active. The LMH0356 output should be DC coupled to the input of the receiving device as long as the common mode ranges of both devices are compatible.

*Figure 6* shows an example of a DC coupled interface between the LMH0356 and LMH0302 cable driver. All that is required is a 100 $\Omega$  differential termination as shown. The resistor should be placed as close to the LMH0302 input as possible. If desired, this network may be terminated with two 50 $\Omega$  resistors and a center tap capacitor to ground in place of the single 100 $\Omega$  resistor.

The LMH0356 has multiple ground connections, however; the primary ground connection is through the large exposed DAP. The DAP must be connected to ground for proper operation of the LMH0356.





查询"LMH0356"供应商

## Notes

LMH0356

## 查询"LMH0356"供应商

## Notes

| Pr                             | oducts                       | Design Support                  |                                |  |
|--------------------------------|------------------------------|---------------------------------|--------------------------------|--|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH® Tools                  | www.national.com/webench       |  |
| Audio                          | www.national.com/audio       | App Notes                       | www.national.com/appnotes      |  |
| Clock and Timing               | www.national.com/timing      | Reference Designs               | www.national.com/refdesigns    |  |
| Data Converters                | www.national.com/adc         | Samples                         | www.national.com/samples       |  |
| Interface                      | www.national.com/interface   | Eval Boards                     | www.national.com/evalboards    |  |
| LVDS                           | www.national.com/lvds        | Packaging                       | www.national.com/packaging     |  |
| Power Management               | www.national.com/power       | Green Compliance                | www.national.com/quality/green |  |
| Switching Regulators           | www.national.com/switchers   | Distributors                    | www.national.com/contacts      |  |
| LDOs                           | www.national.com/ldo         | Quality and Reliability         | www.national.com/quality       |  |
| LED Lighting                   | www.national.com/led         | Feedback/Support                | www.national.com/feedback      |  |
| Voltage Reference              | www.national.com/vref        | Design Made Easy                | www.national.com/easy          |  |
| PowerWise® Solutions           | www.national.com/powerwise   | Solutions                       | www.national.com/solutions     |  |
| Serial Digital Interface (SDI) | www.national.com/sdi         | Mil/Aero                        | www.national.com/milaero       |  |
| Temperature Sensors            | www.national.com/tempsensors | SolarMagic™                     | www.national.com/solarmagic    |  |
| Wireless (PLL/VCO)             | www.national.com/wireless    | PowerWise® Design<br>University | www.national.com/training      |  |

For more National Semiconductor product information and proven design tools, visit the following Web sites at:

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

#### Copyright© 2009 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Technical Support Center Email: support@nsc.com Tel: 1-800-272-9959

National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com