#### 查询ADC1215S\_SET供应的 ADC1215S series Single 12-bit ADC; 65 Msps, 80 Msps, 105 Msps or 125 Msps with input buffer; CMOS or LVDS DDR digital outputs Rev. 01 — 12 April 2010 Preliminary data sheet # 1. General description The ADC1215S is a single channel 12-bit Analog-to-Digital Converter (ADC) optimized for high dynamic performances and low power consumption at sample rates up to 125 Msps. Pipelined architecture and output error correction ensure the ADC1215S is accurate enough to guarantee zero missing codes over the entire operating range. Supplied from a single 3 V source, it can handle output logic levels from 1.8 V to 3.3 V in CMOS mode, thanks to a separate digital output supply. The ADC1215S supports the Low Voltage Differential Signalling (LVDS) Double Data Rate (DDR) output standard. An integrated Serial Peripheral Interface (SPI) allows the user to easily configure the ADC. The device also includes a SPI programmable full-scale to allow flexible input voltage range from 1 V to 2 V (peak-to-peak). With excellent dynamic performance from the baseband to input frequencies of 170 MHz or more, the ADC1215S is ideal for use in communications, imaging and medical applications - especially in high Intermediate Frequency (IF) applications thanks to the integrated input buffer. The input buffer ensures that the input impedance remains constant and low and the performance consistent over a wide frequency range. #### 2. Features and benefits - SNR, 70 dBFS / SFDR, 86 dBc - Sample rate up to 125 Msps - 12-bit pipelined ADC core - Clock input divider by 2 for less jitter contribution - Integrated input buffer - Flexible input voltage range: 1 V (p-p) to 2 V (p-p) - CMOS or LVDS DDR digital outputs - Pin compatible with the ADC1415S series, the ADC1015S series and the ADC1115S125 - HVQFN40 package - Input bandwidth, 600 MHz - Power dissipation, 635 mW at 80 Msps, including analog input buffer - SPI - Duty cycle stabilizer - Fast OuT of Range (OTR) detection - INL r 1.25 LSB, DNL r 0.25 LSB - Offset binary, two's complement, gray code - Power-down and Sleep modes # 3. Applications - Wireless and wired broadband communications - Portable instrumentation - Imaging systems - Digital predistortion loop, power amplifier linearization - Spectral analysis - Ultrasound equipment - Software defined radio # 4. Ordering information Table 1. Ordering information | Type number | f <sub>s</sub> (Msps) | Package | | | |------------------|-----------------------|---------|----------------------------------------------------------------------------------------------------|----------| | | | Name | Description | Version | | ADC1215S125HN/C1 | 125 | HVQFN40 | plastic thermal enhanced very thin quad flat package; no leads; 40 terminals; body 6 u 6 u 0.85 mm | SOT618-6 | | ADC1215S105HN/C1 | 105 | HVQFN40 | plastic thermal enhanced very thin quad flat package; no leads; 40 terminals; body 6 u 6 u 0.85 mm | SOT618-6 | | ADC1215S080HN/C1 | 80 | HVQFN40 | plastic thermal enhanced very thin quad flat package; no leads; 40 terminals; body 6 u 6 u 0.85 mm | SOT618-6 | | ADC1215S065HN/C1 | 65 | HVQFN40 | plastic thermal enhanced very thin quad flat package; no leads; 40 terminals; body 6 u 6 u 0.85 mm | SOT618-6 | # 5. Block diagram # 6. Pinning information #### 6.1 Pinning #### 6.2 Pin description Table 2. Pin description (CMOS digital outputs) | | | • | | |--------|-----|---------|----------------------------| | Symbol | Pin | Type[1] | Description | | REFB | 1 | Ο | bottom reference | | REFT | 2 | 0 | top reference | | AGND | 3 | G | analog ground | | VCM | 4 | 0 | common-mode output voltage | | VDDA5V | 5 | Р | 5 V analog power supply | | AGND | 6 | G | analog ground | | INM | 7 | I | complementary analog input | | INP | 8 | I | analog input | | AGND | 9 | G | analog ground | | VDDA3V | 10 | Р | 3 V analog power supply | | VDDA3V | 11 | Р | 3 V analog power supply | | CLKP | 12 | I | clock input | | CLKM | 13 | 1 | complementary clock input | | DEC | 14 | 0 | regulator decoupling node | | ŌE | 15 | I | output enable, active LOW | | PWD | 16 | | power down, active HIGH | Table 2. Pin description (CMOS digital outputs) | Symbol | Pin | Type[1] | Description | |----------|-----|---------|------------------------------------| | D11 | 17 | 0 | data output bit 11 (MSB) | | D10 | 18 | 0 | data output bit 10 | | D9 | 19 | 0 | data output bit 9 | | D8 | 20 | 0 | data output bit 8 | | D7 | 21 | 0 | data output bit 7 | | D6 | 22 | 0 | data output bit 6 | | D5 | 23 | 0 | data output bit 5 | | D4 | 24 | 0 | data output bit 4 | | D3 | 25 | 0 | data output bit 3 | | D2 | 26 | 0 | data output bit 2 | | D1 | 27 | 0 | data output bit 1 | | D0 | 28 | 0 | data output bit 0 (LSB) | | n.c. | 29 | - | not connected | | n.c. | 30 | - | not connected | | DAV | 31 | 0 | data valid output clock | | n.c. | 32 | - | not connected | | VDDO | 33 | Р | output power supply | | OGND | 34 | G | output ground | | OTR | 35 | 0 | out of range | | SCLK/DFS | 36 | 1 | SPI clock / data format select | | SDIO/ODS | 37 | I/O | SPI data IO / output data standard | | CS | 38 | | SPI chip select | | SENSE | 39 | | reference programming pin | | VREF | 40 | I/O | voltage reference input/output | <sup>[1]</sup> P: power supply; G: ground; I: input; O: output; I/O: input/output. Table 3. Pin description (LVDS/DDR) digital outputs) | Symbol | Pin[1] | Type <sup>[2]</sup> | Description | |-----------|--------|---------------------|--------------------------------------------------------------| | D10_D11_M | 17 | 0 | differential output data D10 and D11 multiplexed, complement | | D10_D11_P | 18 | 0 | differential output data D10 and D11 multiplexed, true | | D8_D9_M | 19 | 0 | differential output data D8 and D9 multiplexed, complement | | D8_D9_P | 20 | 0 | differential output data D8 and D9 multiplexed, true | | D6_D7_M | 21 | 0 | differential output data D6 and D7 multiplexed, complement | | D6_D7_P | 22 | 0 | differential output data D6 and D7 multiplexed, true | | D4_D5_M | 23 | 0 | differential output data D4 and D5 multiplexed, complement | | D4_D5_P | 24 | 0 | differential output data D4 and D5 multiplexed, true | | D2_D3_M | 25 | 0 | differential output data D2 and D3 multiplexed, complement | | D2_D3_P | 26 | 0 | differential output data D2 and D3 multiplexed, true | | D0_D1_M | 27 | 0 | differential output data D0 and D1 multiplexed, complement | | D0_D1_P | 28 | 0 | differential output data D0 and D1 multiplexed, true | | n.c. | 29 | - | not connected | Table 3. Pin description ...continued (LVDS/DDR) digital outputs) | Symbol | Pin <sup>[1]</sup> | Type <sup>[2]</sup> | Description | |--------|--------------------|---------------------|-------------------------------------| | n.c. | 30 | - | not connected | | DAVM | 31 | 0 | data valid output clock, complement | | DAVP | 32 | 0 | data valid output clock, true | <sup>[1]</sup> Pins 1 to 16 and pins 33 to 40 are the same for both CMOS and LVDS DDR outputs (see Table 2) # 7. Limiting values Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | Min | Max | Unit | |-------------------|---------------------------|----------------------------------------------------------|-------------|-------------|------| | V <sub>O</sub> | output voltage | pins D11 to D0 or<br>pins D11P to D0P<br>and D11M to D0M | 0.4 | +3.9 | V | | $V_{DDA(3V)}$ | analog supply voltage 3 V | on pin VDDA3V | 0.5 | +4.6 | V | | $V_{DDA(5V)}$ | analog supply voltage 5 V | on pin VDDA5V | 0.5 | +6.0 | V | | $V_{DDO}$ | output supply voltage | | 0.5 | +4.6 | V | | ' V <sub>CC</sub> | supply voltage difference | $V_{DDA(3V)}$ $V_{DDO}$ | <tbd></tbd> | <tbd></tbd> | V | | T <sub>stg</sub> | storage temperature | | 55 | +125 | фС | | T <sub>amb</sub> | ambient temperature | | 40 | +85 | фС | | Tj | junction temperature | | - | 125 | фС | #### 8. Thermal characteristics Table 5. Thermal characteristics | Symbol | Parameter | Conditions | | Тур | Unit | |----------------------|---------------------------------------------|------------|-----|------|------| | R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | | [1] | 30.5 | K/W | | R <sub>th(j-c)</sub> | thermal resistance from junction to case | | [1] | 13.3 | K/W | <sup>[1]</sup> Value for 6 layers board in still air with a minimum of 25 thermal vias. <sup>[2]</sup> P: power supply; G: ground; I: input; O: output; I/O: input/output. # 9. Static characteristics Table 6. Static characteristics<sup>[1]</sup> | Table 6. | Static characteristics[1] | | | | | | |----------------------|----------------------------------|---------------------------------------------------------------------------|-------------------------|--------|-------------------------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | Supplies | | | | | | | | V <sub>DDA(5V)</sub> | analog supply voltage 5 V | | 4.75 | 5.0 | 5.25 | V | | V <sub>DDA(3V)</sub> | analog supply voltage 3 V | | 2.85 | 3.0 | 3.4 | V | | $V_{DDO}$ | output supply voltage | CMOS mode | 1.65 | 1.8 | 3.6 | V | | | | LVDS DDR mode | 2.85 | 3.0 | 3.6 | V | | I <sub>DDA(5V)</sub> | analog supply current 5 V | $f_{clk}$ = 125 Msps;<br>$f_i$ =70 MHz | - | 46 | - | mA | | I <sub>DDA(3V)</sub> | analog supply current 3 V | $f_{clk}$ = 125 Msps;<br>$f_i$ =70 MHz | - | 205 | - | mA | | I <sub>DDO</sub> | output supply current | CMOS mode;<br>$f_{clk} = 125 \text{ Msps};$<br>$f_i = 70 \text{ MHz}$ | - | 12 | - | mA | | | | LVDS DDR mode:<br>$f_{clk} = 125 \text{ Msps};$<br>$f_i = 70 \text{ MHz}$ | - | 39 | - | mA | | Р | power dissipation | ADC1215S125;<br>analog supply only | - | 840 | - | mW | | | | ADC1215S105;<br>analog supply only | - | 770 | - | mW | | | | ADC1215S080; analog supply only | - | 635 | - | mW | | | | ADC1215S065; analog supply only | - | 580 | - | mW | | | | Power-down mode | - | 2 | - | mW | | | | Standby mode | - | 40 | - | mW | | Clock inpu | uts: pins CLKP and CLKM | | | | | | | LVPECL | | | | | | | | $V_{i(clk)dif}$ | differential clock input voltage | peak-to-peak | - | r 1.6 | - | V | | LVDS | | | | | | | | $V_{i(clk)dif}$ | differential clock input voltage | peak-to-peak | - | r 0.70 | - | V | | SINE wave | 9 | | | | | | | $V_{i(clk)dif}$ | differential clock input voltage | peak-to-peak | r 0.8 | r 3.0 | - | V | | LVCMOS | | | | | | | | $V_{IL}$ | LOW-level input voltage | | - | - | 0.3V <sub>DDA(3V)</sub> | V | | V <sub>IH</sub> | HIGH-level input voltage | | 0.7V <sub>DDA(3V)</sub> | - | - | V | | Logic inpu | uts: pins PWD and OE | | | | | | | V <sub>IL</sub> | LOW-level input voltage | | 0 | - | 0.8 | V | | V <sub>IH</sub> | HIGH-level input voltage | | 2 | - | $V_{DDA(3V)}$ | V | | I <sub>IL</sub> | LOW-level input current | | <tbd></tbd> | - | <tbd></tbd> | PA | | I <sub>IH</sub> | HIGH-level input current | | 10 | - | +10 | PA | Table 6. Static characteristics [1] ...continued | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|---------------------------------|---------------------------------------------|-----------------------------|----------------------------| | Serial perip | pheral interface: pins CS, SDIO/OD | OS, SCLK/DFS | | | | | | $V_{IL}$ | LOW-level input voltage | | 0 | - | $0.3V_{DDA(3V)}$ | V | | $V_{IH}$ | HIGH-level input voltage | | $0.7V_{DDA(3V)}$ | - | $V_{\text{DDA(3V)}}$ | V | | $I_{\text{IL}}$ | LOW-level input current | | 10 | - | +10 | PA | | I <sub>IH</sub> | HIGH-level input current | | 50 | - | +50 | PA | | $C_{I}$ | input capacitance | | - | 4 | - | pF | | Digital outp | outs, CMOS mode: pins D11 to D0, | OTR, DAV | | | | | | Output levels | s, $V_{DDO} = 3 \text{ V}$ | | | | | | | $V_{OL}$ | LOW-level output voltage | $I_{OL} = \langle tbd \rangle$ | OGND | - | $0.2V_{DDO}$ | V | | $V_{OH}$ | HIGH-level output voltage | $I_{OH} = \langle tbd \rangle$ | $0.8V_{DDO}$ | - | $V_{DDO}$ | V | | I <sub>OL</sub> | LOW-level output current | 3-state;<br>output level = 0 V | - | <tbd></tbd> | - | PA | | I <sub>OH</sub> | HIGH-level output current | 3-state;<br>output level = V <sub>DDA(3V)</sub> | - | <tbd></tbd> | - | PA | | Co | output capacitance | <u>hig</u> h impedance;<br>OE = HIGH | - | 3 | - | pF | | Output level | s, V <sub>DDO</sub> = 1.8 V | | | | | | | V <sub>OL</sub> | LOW-level output voltage | $I_{OL} = \langle tbd \rangle$ | OGND | - | $0.2V_{DDO}$ | V | | V <sub>OH</sub> | HIGH-level output voltage | $I_{OH} = \langle tbd \rangle$ | $0.8V_{DDO}$ | - | $V_{DDO}$ | V | | Digital outp | outs, LVDS mode: pins D11P to D0 | P, D11M to D0M, DAVP a | nd DAVM | | | | | Output less 1 | | | | | | | | Output level | s, $V_{DDO} = 3 \text{ V only}$ , $R_{load} = 100$ : | | | | | | | V <sub>O(offset)</sub> | s, $V_{DDO} = 3 \text{ V only, } R_{load} = 100 :$ output offset voltage | output buffer current set to 3.5 mA | - | 1.2 | - | V | | V <sub>O(offset)</sub> | • • • • • • • • • • • • • • • • • • • • | • | - | 1.2 | - | V<br>mV | | $V_{O(offset)}$ | output offset voltage | set to 3.5 mA output buffer current | - | | - | | | $V_{O(offset)}$ $V_{O(dif)}$ | output offset voltage | set to 3.5 mA output buffer current | - | 350 | - | mV | | V <sub>O(offset)</sub> V <sub>O(dif)</sub> C <sub>O</sub> Analog inpu | output offset voltage differential output voltage output capacitance | set to 3.5 mA output buffer current | -<br>-<br>-<br>5 | 350 | -<br>-<br>-<br>+5 | mV | | $V_{O(offset)}$ $V_{O(dif)}$ $C_{O}$ Analog inpu | output offset voltage differential output voltage output capacitance uts: pins INP and INM | set to 3.5 mA output buffer current | -<br>-<br>-<br>5 | 350 <tbd></tbd> | -<br>-<br>-<br>+5 | mV<br>pF | | V <sub>O(offset)</sub> V <sub>O(dif)</sub> C <sub>O</sub> Analog inpu | output offset voltage differential output voltage output capacitance uts: pins INP and INM input current | set to 3.5 mA output buffer current | -<br>-<br>-<br>5<br>- | 350 <tbd>-</tbd> | -<br>-<br>-<br>+5<br>- | mV<br>pF<br>PA | | V <sub>O(offset)</sub> V <sub>O(dif)</sub> C <sub>O</sub> Analog inpu | output offset voltage differential output voltage output capacitance uts: pins INP and INM input current input resistance | set to 3.5 mA output buffer current | -<br>-<br>-<br>5<br>-<br>-<br>- | 350<br><tbd>-</tbd> | -<br>-<br>-<br>+5<br>-<br>- | mV<br>pF<br>PA | | VO(offset) VO(dif) CO Analog input I I R I C I VI(cm) | output offset voltage differential output voltage output capacitance uts: pins INP and INM input current input resistance input capacitance | set to 3.5 mA output buffer current set to 3.5 mA | - | 350<br><tbd>-<br/>-<br/>550<br/>1.3</tbd> | - | mV pF PA pF V | | V <sub>O(offset)</sub> V <sub>O(dif)</sub> C <sub>O</sub> Analog inpu I <sub>I</sub> R <sub>I</sub> C <sub>I</sub> V <sub>I(cm)</sub> B <sub>i</sub> | output offset voltage differential output voltage output capacitance uts: pins INP and INM input current input resistance input capacitance common-mode input voltage | set to 3.5 mA output buffer current set to 3.5 mA | - | 350<br><tbd>-<br/>550<br/>1.3<br/>1.5</tbd> | - | mV pF PA : pF | | Vo(offset) Vo(dif) Co Analog input I I R I C I VI(cm) B i VI(dif) | output offset voltage differential output voltage output capacitance uts: pins INP and INM input current input resistance input capacitance common-mode input voltage input bandwidth | set to 3.5 mA output buffer current set to 3.5 mA $V_{\text{INP}} = V_{\text{INM}}$ | -<br>-<br>0.9 | 350<br><tbd>-<br/>550<br/>1.3<br/>1.5</tbd> | -<br>-<br>2<br>- | mV pF PA : pF V MHz | | VO(offset) VO(dif) CO Analog input I I R I C I VI(cm) B i VI(dif) | output offset voltage differential output voltage output capacitance uts: pins INP and INM input current input resistance input capacitance common-mode input voltage input bandwidth differential input voltage | set to 3.5 mA output buffer current set to 3.5 mA $V_{\text{INP}} = V_{\text{INM}}$ | -<br>-<br>0.9 | 350<br><tbd>-<br/>550<br/>1.3<br/>1.5</tbd> | -<br>-<br>2<br>- | mV pF PA : pF V MHz | | VO(offset) VO(dif) CO Analog input I R I C I VI(cm) B i VI(dif) Common m | output offset voltage differential output voltage output capacitance uts: pins INP and INM input current input resistance input capacitance common-mode input voltage input bandwidth differential input voltage | set to 3.5 mA output buffer current set to 3.5 mA $V_{\text{INP}} = V_{\text{INM}}$ | -<br>-<br>0.9 | 350<br><tbd>- 550 1.3 1.5 600</tbd> | -<br>-<br>2<br>- | mV pF PA pF V MHz V | | VO(offset) VO(dif) CO Analog input I R I C I VI(cm) B i VI(dif) Common m VO(cm) I O(cm) | output offset voltage differential output voltage output capacitance uts: pins INP and INM input current input resistance input capacitance common-mode input voltage input bandwidth differential input voltage node output voltage: pin VCM common-mode output voltage | set to 3.5 mA output buffer current set to 3.5 mA $V_{\text{INP}} = V_{\text{INM}}$ | -<br>-<br>0.9 | 350<br><tbd> - 550 1.3 1.5 600</tbd> | -<br>-<br>2<br>- | mV pF PA : pF V MH2 V | | VO(offset) VO(dif) CO Analog input I R I C I VI(cm) B i VI(dif) Common m VO(cm) I O(cm) | output offset voltage differential output voltage output capacitance uts: pins INP and INM input current input resistance input capacitance common-mode input voltage input bandwidth differential input voltage node output voltage: pin VCM common-mode output voltage common-mode output current | set to 3.5 mA output buffer current set to 3.5 mA $V_{\text{INP}} = V_{\text{INM}}$ | -<br>-<br>0.9 | 350<br><tbd> - 550 1.3 1.5 600</tbd> | -<br>-<br>2<br>- | mV pF PA : pF V MH2 V | Table 6. Static characteristics [1] ...continued | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|------------------------------|--------------------------------------|------|--------|-------|------| | Accuracy | | | | | | | | INL | integral non-linearity | | 1.25 | r 0.25 | +1.25 | LSB | | DNL | differential non-linearity | guaranteed no missing codes | 0.25 | r 0.12 | +0.25 | LSB | | E <sub>offset</sub> | offset error | | - | r 2 | - | mV | | E <sub>G</sub> | gain error | | - | r 0.5 | - | %FS | | Supply | | | | | | | | PSRR | power supply rejection ratio | 100 mV (p-p) on V <sub>DDA(3V)</sub> | - | 35 | - | dBc | # 10.1 Dynamic characteristics | Table 7. | Dynamic characteristics[1] | teristics <u>[1]</u> | | | | | | | | | | | | | | |----------------------------|----------------------------|--------------------------|-----|-------------|-----|-----|-------------|-----|-----|-------------|-----|-----|-------------|-----|------| | Symbol | Parameter | Conditions | AD | ADC1215S065 | 065 | AD | ADC1215S080 | 080 | ADC | ADC1215S105 | 105 | ADC | ADC1215S125 | 125 | Unit | | | | | Min | Тур | Мах | Min | Typ | Мах | Min | Typ | Мах | Min | Τyp | Мах | | | Analog siç | Analog signal processing | | | | | | | | | | | | | | | | $\mathbf{D}_{\mathrm{ZH}}$ | second | f <sub>i</sub> = 3 MHz | | 87 | ı | ı | 87 | ı | ı | 98 | ı | ı | 88 | ı | dBc | | | harmonic level | f <sub>i</sub> = 30 MHz | | 98 | ı | | 98 | | | 98 | | | 87 | | dBc | | | | $f_i = 70 \text{ MHz}$ | | 85 | ı | ı | 85 | ı | ı | 84 | ı | ı | 85 | ı | dBc | | , | | f <sub>i</sub> = 170 MHz | | 82 | ı | | 82 | | | 81 | | | 83 | | dBc | | Dar | third harmonic | f <sub>i</sub> = 3 MHz | | 98 | ı | ı | 98 | | | 85 | | ı | 87 | ı | dBc | | | level | f <sub>i</sub> = 30 MHz | | 82 | ı | | 85 | | | 85 | ı | | 98 | | dBc | | | | f <sub>i</sub> = 70 MHz | | 84 | ı | ı | 84 | ı | | 83 | ı | ı | 84 | ı | dBc | | | | f <sub>i</sub> = 170 MHz | | 81 | ı | ı | 81 | ı | | 80 | ı | ı | 82 | ı | dBc | | H | total harmonic | f <sub>i</sub> = 3 MHz | | 82 | ı | ı | 85 | ı | | 84 | ı | ı | 98 | ı | dBc | | | distortion | f <sub>i</sub> = 30 MHz | | 84 | ı | ı | 84 | ı | | 84 | ı | ı | 85 | ı | dBc | | | | f <sub>i</sub> = 70 MHz | | 83 | ı | ı | 83 | ı | | 82 | ı | ı | 83 | ı | dBc | | | | f <sub>i</sub> = 170 MHz | ı | 80 | ı | ı | 80 | ı | ı | 6/ | ı | ı | 81 | ı | dBc | | ENOB | effective | f <sub>i</sub> = 3 MHz | ı | 11.3 | ı | ı | 11.3 | ı | ı | 11.3 | ı | ı | 11.3 | ı | bits | | 1.2. | number of bits | $f_i = 30 \text{ MHz}$ | | 11.3 | ı | ı | 11.3 | ı | ı | 11.3 | ı | ı | 11.2 | ı | bits | | | | f <sub>i</sub> = 70 MHz | ı | 11.2 | ı | ı | 11.2 | ı | ı | 11.2 | ı | ı | 11.2 | ı | bits | | | | $f_i = 170 \text{ MHz}$ | | 11.1 | ı | ı | 11.1 | ı | ı | 11.1 | ı | ı | 11.1 | ı | bits | | SNR | signal-to- | f <sub>i</sub> = 3 MHz | ı | 0.07 | ı | ı | 6.69 | ı | ı | 8.69 | ı | ı | 9.69 | ı | dBFS | | | noise ratio | f <sub>i</sub> = 30 MHz | | 69.5 | ı | ı | 69.5 | ı | ı | 69.5 | ı | ı | 69.4 | ı | dBFS | | | | f <sub>i</sub> = 70 MHz | | 69.2 | ı | ı | 69.2 | ı | ı | 69.1 | ı | ı | 0.69 | ı | dBFS | | | | $f_i = 170 \text{ MHz}$ | | 68.8 | ı | ı | 68.8 | ı | ı | 68.7 | ı | ı | 9.89 | ı | dBFS | | SFDR | spurious- | f <sub>i</sub> = 3 MHz | ı | 98 | ı | ı | 98 | ı | ı | 82 | ı | ı | 87 | ı | dBc | | | free dynamic | f <sub>i</sub> = 30 MHz | ı | 82 | ı | ı | 85 | ı | ı | 82 | ı | ı | 98 | ı | dBc | | | )<br>) | $f_i = 70 \text{ MHz}$ | | 84 | ı | ı | 84 | ı | ı | 83 | ı | 1 | 84 | ı | dBc | | | | f <sub>i</sub> = 170 MHz | ı | 81 | ı | ı | 81 | ı | ı | 80 | ı | ı | 82 | ı | dBc | ADC1215S\_SER\_1 10. Dynamic characteristics All information provided in this document is subject to legal disclaimers © NXP B.V. 2010. All rights reserved <u>U</u> dBc dBc dBc dBc Max ADC1215S125 Typ 89 88 86 84 Ξ Max ADC1215S105 88 88 86 83 Μij Max ADC1215S080 Тyр 89 88 85 87 Ā Max ADC1215S065 Тур 89 88 87 84 M Z $f_i = 170 \text{ MHz}$ Conditions $f_i = 70 \text{ MHz}$ $f_i = 30 \text{ MHz}$ $f_i = 3 MHz$ lation distortion **Parameter** Intermodu-Table 7. Symbol <u>M</u> V<sub>INM</sub> = 1 dBFS; internal reference mode; applied to CMOS and LVDS interface; unless otherwise Typical values measured at $V_{DDA(3V)} = 3 \text{ V}$ , $V_{DDO} = 1.8 \text{ V}$ , $V_{DDA(5V)} = 5 \text{ V}$ ; $T_{amb} = 25 \text{ C}$ and $C_L = 5 \text{ PF}$ ; minimum and maximum values are across the full temperature range $T_{amb} = 40 \text{ C}$ to +85 C at $V_{DDA(3V)} = 3 \text{ V}$ , $V_{DDO} = 1.8 \text{ V}$ , $V_{DDA(5V)} = 5 \text{ V}$ , $V_{INP}$ $V_{INM} = 1 \text{ dBFS}$ ; internal reference mode; applied to CMOS and LVDS interface; unless otherwise the contraction of o specified. Ξ ADC1215S\_SER\_1 Dynamic characteristics[1] ... continued 10.2 Clock and digital output timing Clock and digital output timing characteristics[1] | | | - | | | | | | | | | | | | | | |-------------------|----------------------------------------|---------------------------------------------|-----|----------------------------|-----|-----|----------------------------|-----|-----|----------------------------|-----|-----|-----------------|-----|-----------------| | Symbol | Parameter | Conditions | AD | ADC1215S065 | 365 | AD | ADC1215S080 | 980 | ADC | ADC1215S105 | .05 | AD | ADC1215S125 | | Unit | | | | | Min | Тур | Мах | Min | Тур | Мах | Min | Тур | Мах | Min | Тур | Мах | | | Clock timing | Clock timing input: pins CLKP and CLKM | P and CLKM | | | | | | | | | | | | | | | fok | clock frequency | | 20 | ı | 65 | 09 | ı | 80 | 75 | ı | 105 | 100 | ı | 125 | MHz | | tlat(data) | data latency<br>time | | ı | 4 | ı | 1 | 4 | | ı | 4 | 1 | 1 | 4 | 1 | clocks<br>cycle | | æ | clock duty cycle DCS_EN = 1 | DCS_EN = 1 | 30 | 20 | 70 | 30 | 20 | 70 | 30 | 20 | 20 | 30 | 20 | 20 | % | | | | $DCS_EN = 0$ | 45 | 20 | 55 | 45 | 20 | 22 | 45 | 20 | 25 | 45 | 20 | 25 | % | | t <sub>d(s)</sub> | sampling delay<br>time | | ı | 0.8 | ı | 1 | 0.8 | | | 8:0 | ı | 1 | 0.8 | ı | ns | | twake | wake-up time | | ı | <tpd><tpd>&lt;</tpd></tpd> | ı | ı | <tpd><tpd>&lt;</tpd></tpd> | ı | ı | <tpd><tpd>&lt;</tpd></tpd> | ı | | <tpd>&lt;</tpd> | | ns | | CMOS mode | timing output: p | CMOS mode timing output: pins D11 to D0 and | DAV | | | | | | | | | | | | | | tPD | propagation | DATA | ı | 3.9 | ı | ı | 3.9 | ı | ı | 3.9 | ı | ı | 3.9 | ı | ns | | | delay | DAV | ı | 4.2 | ı | | 4.2 | ı | ı | 4.2 | ı | | 4.2 | ı | ns | | tsu | set-up time | | ı | 7.7 | ı | ı | 6.5 | ı | | 4.7 | ı | ı | 4.3 | ı | ns | | 꾸 | hold time | | ı | 6.7 | ı | ı | 5.5 | ı | ı | 3.8 | ı | ı | 3.5 | ı | ns | | <b>-</b> | rise time[2] | DATA | 0.5 | ı | 2.4 | 0.5 | ı | 2.4 | 0.5 | | 2.4 | 0.5 | ı | 2.4 | ns | | | | DAV | 0.5 | ı | 2.4 | 0.5 | ı | 2.4 | 0.5 | ı | 2.4 | 0.5 | ı | 2.4 | ns | | <b>4</b> | fall time[2] | DATA | 0.5 | ı | 2.4 | 0.5 | ı | 2.4 | 0.5 | | 2.4 | 0.5 | ı | 2.4 | ns | Table 8. | Symbol | Parameter | Conditions | ADC | ADC1215S065 | 65 | ADC | ADC1215S080 | 80 | ADC | ADC1215S105 | 105 | AD | ADC1215S125 | 125 | Unit | |------------|------------------|-----------------------------------------------|----------|-------------------------------|--------|--------|-------------|-----|-----|-------------|-----|-----|-------------|-----|------| | | | | Min | Тур | Мах | Min | Тур | Мах | Min | Тур | Мах | Min | Typ | Мах | | | LVDS DDR r | node timing outp | LVDS DDR mode timing output: pins D11P to D0F | 0P, D11N | P, D11M to D0M, DAVP and DAVM | , DAVP | and DA | Z. | | | | | | | | | | tРD | propagation | DATA | ı | 3.9 | ı | ı | 3.9 | | | 3.9 | ı | ı | 3.9 | ı | ns | | | delay | DAV | ı | 4.2 | | | 4.2 | | | 4.2 | ı | ı | 4.2 | ı | ns | | tsu | set-up time | | ı | 5.1 | | | 3.5 | | ı | 2.1 | ı | ı | 4.1 | ı | ns | | ᅷ | hold time | | ı | 2.0 | ı | ı | 2.0 | ı | ı | 2.0 | ı | į | 2.0 | ı | ns | | ځډ | rise time[3] | DATA | 50 | 100 | 200 | 20 | 100 | 200 | 20 | 100 | 200 | 20 | 100 | 200 | sd | | | | DAV | 50 | 100 | 200 | 20 | 100 | 200 | 20 | 100 | 200 | 20 | 100 | 200 | sd | | <b>*</b> | fall time[3] | DATA | 50 | 100 | 200 | 20 | 100 | 200 | 20 | 100 | 200 | 20 | 100 | 200 | sd | | | | DAV | 50 | 100 | 200 | 20 | 100 | 200 | 20 | 100 | 200 | 20 | 100 | 200 | sd | | | | | | | | | | | | | | | | | | amb = 40 qC to +85 qC at VDDA(3V) = 3 V, VDDO = 1.8 V, VDDA(5V) = 5 V, VINP VINM = 1 dBFS; internal reference mode; applied to CMOS and LVDS interface; unless otherwise Typical values measured at VDDA(3V) = 3 V, VDDO = 1.8 V, VDDA(5V) = 5 V; Tamb = 25 c and CL = 5 pF; minimum and maximum values are across the full temperature range Ξ Measured between 20 % to 80 % of $V_{\text{DDO}}$ . 3 2 Rise time measured from 50 mV to +50 mV; fall time measured from +50 mV to 50 mV. Table 8. Clock and digital output timing characteristics[1] ...continued ## 10.3 SPI timings Table 9. Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|-------------------------|---------------|-----|-----|-----|------| | SPI timing | gs | | | | | | | t <sub>w(SCLK)</sub> | SCLK pulse width | | 40 | - | - | ns | | t <sub>w(SCLKH)</sub> | SCLK pulse width HIGH | | 16 | - | - | ns | | t <sub>w(SCLKL)</sub> | SCLK pulse width LOW | | 16 | - | - | ns | | t <sub>su</sub> | set-up time | data to SCLKH | 5 | - | - | ns | | | | CS to SCLKH | 5 | - | - | ns | | t <sub>h</sub> | hold time | data to SCLKH | 2 | - | - | ns | | | | CS to SCLKH | 2 | - | - | ns | | f <sub>clk(max)</sub> | maximum clock frequency | | - | - | 25 | MHz | | | | | | | | | [1] Typical values measured at $V_{DDA(3V)}=3$ V, $V_{DDO}=1.8$ V, $V_{DDA(5V)}=5$ V; $T_{amb}=25$ $ext{qC}$ and $C_L=5$ pF; minimum and maximum values are across the full temperature range $T_{amb}=40$ $ext{qC}$ to +85 $ext{qC}$ at $V_{DDA(3V)}=3$ V, $V_{DDO}=1.8$ V, $V_{DDA(5V)}=5$ V, $V_{INM}=1$ dBFS; internal reference mode; applied to CMOS and LVDS interface; unless otherwise specified # 11. Application information #### 11.1 Device control The ADC1215S can be controlled via the Serial Peripheral Interface (SPI control mode) or directly via the I/O pins (Pin control mode). #### 11.1.1 SPI and Pin control modes The device enters Pin control mode at power-up, and remains in this mode as long as pin $\overline{\text{CS}}$ is held HIGH. In Pin control mode, the SPI pins SDIO, $\overline{\text{CS}}$ and SCLK are used as static control pins. SPI control mode is enabled by forcing pin $\overline{\text{CS}}$ LOW. Once SPI control mode has been enabled, the device will remain in this mode. The transition from Pin control mode to SPI control mode is illustrated in Figure 7. When the device enters SPI control mode, the output data standard and data format are determined by the level on pin SDIO as soon as a transition is triggered by a falling edge on $\overline{\text{CS}}$ . #### 11.1.2 Operating mode selection The active ADC1215S operating mode (Power-up, Power-down or Sleep) can be selected via the SPI interface (see <u>Figure 18</u>) or using pins PWD and <u>OE</u> in Pin control mode, as described in <u>Table 10</u>. Table 10. Operating mode selection via pin PWD and OE | Pin PWD | Pin OE | Operating mode | Output high-Z | |---------|--------|----------------|---------------| | 0 | 0 | Power-up | no | | 0 | 1 | Power-up | yes | | 1 | 0 | Sleep | yes | | 1 | 1 | Power-down | yes | ### 11.1.3 Selecting the output data standard The output data standard (CMOS or LVDS DDR) can be selected via the SPI interface (see <u>Table 23</u>) or using pin ODS in Pin control mode. LVDS DDR is selected when ODS is HIGH, otherwise CMOS is selected. #### 11.1.4 Selecting the output data format The output data format can be selected via the SPI interface (offset binary, two's complement or gray code; see <u>Table 23</u>) or using pin DFS in Pin control mode (offset binary or two's complement). Offset binary is selected when DFS is LOW. When DFS is HIGH, two's complement is selected. #### 11.2 Analog inputs #### 11.2.1 Input stage The analog input of the ADC1215S supports differential or single-ended input drive. Optimal performance is achieved using differential inputs. The ADC inputs are internally biased and need to be decoupled. The full scale analog input voltage range is configurable between 1 V (p-p) and 2 V (p-p) via a programmable internal reference (see <u>Section 11.3</u> and <u>Table 21</u> further details). The equivalent circuit of the input buffer followed by the Sample and Hold (S/H) input stage, including ElectroStatic Discharge (ESD) protection and circuit and package parasitics, is shown in Figure 8. The integrated input buffer offers the following advantages: - The kickback effect is avoided the charge injection and glitches generated by the S/H input stage are isolated from the input circuitry. So there's no need for additional filtering. - The input capacitance is very low and constant over a wide frequency range, which makes the ADC1215S easy to drive. The sample phase occurs when the internal clock (derived from the clock signal on pin CLKP/CLKM) is HIGH. The voltage is then held on the sampling capacitors. When the clock signal goes LOW, the stage enters the hold phase and the voltage information is transmitted to the ADC core. #### 11.2.2 Transformer The configuration of the transformer circuit is determined by the input frequency. The configuration shown in Figure 9 would be suitable for a baseband application. The configuration shown in <u>Figure 10</u> is recommended for high frequency applications. In both cases, the choice of transformer will be a compromise between cost and performance. application #### 11.3 System reference and power management #### 11.3.1 Internal/external references The ADC1215S has a stable and accurate built-in internal reference voltage to adjust the ADC full-scale. This reference voltage can be set internally via SPI or with pins VREF and SENSE (programmable in 1 dB steps between 0 dB and 6 dB via control bits INTREF[2:0] when bit INTREF\_EN = 1; see <u>Table 21</u>). See <u>Figure 12</u>, <u>Figure 13</u>, <u>Figure 14</u> and <u>Figure 15</u>. The equivalent reference circuit is shown in <u>Figure 11</u>. External reference is also possible by providing a voltage on pin VREF as described in Figure 14. If bit INTREF\_EN is set to 0, the reference voltage will be determined either internally or externally as detailed in Table 11. Table 11. Reference selection | Selection | SPI bit<br>INTREF_EN | SENSE pin | VREF pin | full scale (p-p) | |----------------------------------|----------------------|----------------------|-------------------------------------------|------------------| | internal<br>( <u>Figure 12</u> ) | 0 | AGND | 330 pF capacitor to AGND | 2 V | | internal<br>( <u>Figure 13</u> ) | 0 | • | nected to pin SENSE and capacitor to AGND | 1 V | | external<br>(Figure 14) | 0 | V <sub>DDA(3V)</sub> | external voltage between 0.5 V and 1 V[1] | 1 V to 2 V | | internal via SPI<br>(Figure 15) | 1 | • | nected to pin SENSE and pacitor to AGND | 1 V to 2 V | [1] The voltage on pin VREF is doubled internally to generate the internal reference voltage. ADC1215S\_SER\_1 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved. <u>Figure 12</u> to <u>Figure 15</u> illustrate how to connect the SENSE and VREF pins to select the required reference voltage source. #### 11.3.2 Reference gain control The reference gain is programmable between 0 dB to 6 dB in 1 dB steps via the SPI (see <u>Table 21</u>). The corresponding full-scale input voltage range varies between 2 V (p-p) and 1 V (p-p), as shown in <u>Table 12</u>: Table 12. Reference SPI Gain Control | INTREF | Gain | full scale (p-p) | | |--------|----------|------------------|--| | 000 | 0 dB | 2 V | | | 001 | 1 dB | 1.78 V | | | 010 | 2 dB | 1.59 V | | | 011 | 3 dB | 1.42 V | | | 100 | 4 dB | 1.26 V | | | 101 | 5 dB | 1.12 V | | | 110 | 6 dB | 1 V | | | 111 | reserved | х | | #### 11.3.3 Common-mode output voltage (V<sub>O(cm)</sub>) A 0.1 PF filter capacitor should be connected between pin VCM and ground. #### **11.3.4 Biasing** The common-mode input voltage $(V_{I(cm)})$ on pins INP and INM is set internally. The input buffer bias current can be set to one of three levels (high, medium or low) via the SPI (see Table 22). #### 11.4 Clock input #### 11.4.1 Drive modes The ADC1215S can be driven differentially (SINE, LVPECL or LVDS) with little or no degradation on dynamic performances. It can also be driven by a single-ended LVCMOS signal connected to pin CLKP (CLKM should be connected to ground via a capacitor) or CLKM (CLKP should be connected to ground via a capacitor). #### 11.4.2 Equivalent input circuit The equivalent circuit of the input clock buffer is shown in Figure 18. The common-mode voltage of the differential input stage is set via internal 5 k: resistors. Single-ended or differential clock inputs can be selected via the SPI interface (see <u>Table 20</u>). If single-ended is enabled, the input pin (CLKM or CLKP) is selected via control bit SE\_SEL. If single-ended is implemented without setting SE\_SEL to the appropriate value, the unused pin should be connected to ground via a capacitor. #### 11.4.3 Duty cycle stabilizer The duty cycle stabilizer can improve the overall performances of the ADC by compensating the duty cycle of the input clock signal. When the duty cycle stabilizer is active (bit DCS\_EN = 1; see $\underline{\text{Table 20}}$ ), the circuit can handle signals with duty cycles of between 30 % and 70 % (typical). When the duty cycle stabilizer is disabled (DCS\_EN = 0), the input clock signal should have a duty cycle of between 45% and 55%. #### 11.4.4 Clock input divider The ADC1215S contains an input clock divider that divides the incoming clock by a factor of 2 (when bit CLKDIV = 1; see <u>Table 20</u>). This feature allows the user to deliver a higher clock frequency with better jitter performance, leading to a better SNR result once acquisition has been performed. #### 11.5 Digital outputs #### 11.5.1 Digital output buffers: CMOS mode The digital output buffers can be configured as CMOS by setting bit LVDS/CMOS to 0 (see Table 23). Each digital output has a dedicated output buffer. The equivalent circuit of the CMOS digital output buffer is shown in <u>Figure 19</u>. The buffer is powered by a separate OGND/V<sub>DDO</sub> to ensure 1.8 V to 3.3 V compatibility and is isolated from the ADC core. Each buffer can be loaded by a maximum of 10 pF. The output resistance is 50: and is the combination of the an internal resistor and the equivalent output resistance of the buffer. There is no need for an external damping resistor. The drive strength of both data and DAV buffers can be programmed via the SPI in order to adjust the rise and fall times of the output digital signals (see Table 30): #### 11.5.2 Digital output buffers: LVDS DDR mode The digital output buffers can be configured as LVDS DDR by setting bit LVDS/CMOS to 1 (see <u>Table 23</u>). Each output should be terminated externally with a 100: resistor (typical) at the receiver side (<u>Figure 20</u>) or internally via SPI control bits LVDS\_INT\_TER[2:0] (see <u>Figure 21</u> and Table 32). The default LVDS DDR output buffer current is set to 3.5 mA. It can be programmed via the SPI (bits DAVI[1:0] and DATAI[1:0]; see <u>Table 31</u>) in order to adjust the output logic voltage levels. Table 13. LVDS DDR output register 2 | LVDS_INT_TER[2:0] | Resistor value (: ) | |-------------------|-------------------------| | 000 | no internal termination | | 001 | 300 | | 010 | 180 | | 011 | 110 | | 100 | 150 | ADC1215S\_SER\_1 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved. Table 13. LVDS DDR output register 2 ...continued | LVDS_INT_TER[2:0] | Resistor value (: ) | |-------------------|---------------------| | 101 | 100 | | 110 | 81 | | 111 | 60 | #### 11.5.3 Data valid (DAV) output clock A data valid output clock signal (DAV) is provided that can be used to capture the data delivered by the ADC1215S. Detailed timing diagrams for CMOS and LVDS DDR modes are provided in Figure 4 and Figure 5 respectively. #### 11.5.4 Out-of-Range (OTR) An out-of-range signal is provided on pin OTR. The latency of OTR is fourteen clock cycles. The OTR response can be speeded up by enabling Fast OTR (bit FASTOTR = 1; see <u>Table 29</u>). In this mode, the latency of OTR is reduced to only four clock cycles. The Fast OTR detection threshold (below full scale) can be programmed via bits FASTOTR\_DET[2:0]. Table 14. Fast OTR register | FASTOTR_DET[2:0] | Detection level (dB) | |------------------|----------------------| | 000 | 20.56 | | 001 | 16.12 | | 010 | 11.02 | | 011 | 7.82 | | 100 | 5.49 | | 101 | 3.66 | | 110 | 2.14 | | 111 | 0.86 | #### 11.5.5 Digital offset By default, the ADC1215S delivers output code that corresponds to the analog input. However it is possible to add a digital offset to the output code via the SPI (bits DIG\_OFFSET[5:0]; see Table 25). #### 11.5.6 Test patterns For test purposes, the ADC1215S can be configured to transmit one of a number of predefined test patterns (via bits TESTPAT\_SEL[2:0]; see <u>Table 26</u>). A custom test pattern can be defined by the user (TESTPAT\_USER; see <u>Table 27</u> and <u>Table 28</u>) and is selected when TESTPAT\_SEL[2:0] = 101. The selected test pattern will be transmitted regardless of the analog input. #### 11.5.7 Output codes versus input voltage Table 15. Output codes | $V_{INP}$ $V_{INM}$ | Offset binary | Two's complement | OTR pin | |---------------------|----------------|------------------|---------| | < 1 | 0000 0000 0000 | 1000 0000 0000 | 1 | | 1.0000000 | 0000 0000 0000 | 1000 0000 0000 | 0 | | 0,9995117 | 0000 0000 0001 | 1000 0000 0001 | 0 | | 0.9990234 | 0000 0000 0010 | 1000 0000 0010 | 0 | | 0.9985352 | 0000 0000 0011 | 1000 0000 0011 | 0 | | 0.9980469 | 0000 0000 0100 | 1000 0000 0100 | 0 | | | | | 0 | | 0.0009766 | 0111 1111 1110 | 1111 1111 1110 | 0 | | 0.0004883 | 0111 1111 1111 | 1111 1111 1111 | 0 | | 0.0000000 | 1000 0000 0000 | 0000 0000 0000 | 0 | | +0.0004883 | 1000 0000 0001 | 0000 0000 0001 | 0 | | +0.0009766 | 1000 0000 0010 | 0000 0000 0010 | 0 | | | | | 0 | | +0.9980469 | 1111 1111 1011 | 0111 1111 1011 | 0 | | +0.9985352 | 1111 1111 1100 | 0111 1111 1100 | 0 | | +0.9990234 | 1111 1111 1101 | 0111 1111 1101 | 0 | | +0.9995117 | 1111 1111 1110 | 0111 1111 1110 | 0 | | +1.0000000 | 1111 1111 1111 | 0111 1111 1111 | 0 | | > +1 | 1111 1111 1111 | 0111 1111 1111 | 1 | #### 11.6 Serial Peripheral Interface (SPI) #### 11.6.1 Register description The ADC1215S serial interface is a synchronous serial communications port that allows for easy interfacing with many commonly-used microprocessors. It provides access to the registers that control the operation of the chip. This interface is configured as a 3-wire type (SDIO as bidirectional pin) Pin SCLK is the serial clock input and $\overline{CS}$ is the chip select pin. Each read/write operation is initiated by a LOW level on CS. A minimum of three bytes will be transmitted (two instruction bytes and at least one data byte). The number of data bytes is determined by the value of bits W1 and W2 (see Table 17). Table 16. Instruction bytes for the SPI | | MSB | | | | | | | LSB | |-------------|--------|-------|-------|-----|-----|-----|----|-----| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Description | R/W[1] | W1[2] | W0[2] | A12 | A11 | A10 | A9 | A8 | | | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | <sup>[1]</sup> Bit $R/\overline{W}$ indicates whether it is a read (1) or a write (0) operation. ADC1215S\_SER\_1 <sup>[2]</sup> Bits W1 and W0 indicate the number of bytes to be transferred after the instruction byte (see Table 17). Table 17. Number of data bytes to be transferred after the instruction bytes | W1 | W0 | Number of bytes transmitted | |----|----|-----------------------------| | 0 | 0 | 1 byte | | 0 | 1 | 2 bytes | | 1 | 0 | 3 bytes | | 1 | 1 | 4 bytes or more | Bits A12 to A0 indicate the address of the register being accessed. In the case of a multiple byte transfer, this address is the first register to be accessed. An address counter is increased to access subsequent addresses. The steps involved in a data transfer are as follows: - 1. A falling edge on $\overline{\text{CS}}$ in combination with a rising edge on SCLK determine the start of communications. - 2. The first phase is the transfer of the 2-byte instruction. - 3. The second phase is the transfer of the data which can vary in length but will always be a multiple of 8 bits. The MSB is always sent first (for instruction and data bytes). - 4. A rising edge on $\overline{\text{CS}}$ indicates the end on data transmission. #### 11.6.2 Default modes at start-up During circuit initialization, it does not matter which output data standard has been selected. At power-up, the device enters Pin control mode. A falling edge on $\overline{CS}$ will trigger a transition to SPI control mode. When the ADC1215S enters SPI control mode, the output data standard (CMOS/LVDS DDR) is determined by the level on pin SDIO (see <u>Figure 23</u>). Once in SPI control mode, the output data standard can be changed via bit LVDS/CMOS in <u>Table 23</u>. When the ADC1215S enters SPI control mode, the output data format (two's complement or offset binary) is determined by the level on pin SCLK (gray code can only be selected via the SPI). Once in SPI control mode, the output data format can be changed via bit DATA FORMAT[1:0] in Table 23. 11.6.3 Register allocation map | Table 1 | Table 18. Register allocation map | cation | map | | | | | | | | | |---------|-----------------------------------|----------|----------------|-------|-------------------|----------------------|--------------------|-----------------|-------------------|---------|-----------| | Addr | Register name | <b>W</b> | Bit definition | ion | | | | | | | Default | | Ж | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 Bit | Bit 0 | Bin | | 9000 | Reset and operating mode | R<br>≪ | SW_RST | | RESERVED[2:0] | 0[2:0] | ı | 1 | OP_MODE[1:0] | 1:0] | 0000 0000 | | 9000 | Clock | ₽ | ı | ı | ı | SE_SEL | DIFF_SE | 1 | CLKDIV DC | DCS_EN | 0000 0001 | | 8000 | Internal<br>reference | R∕<br>M | ı | ı | ı | 1 | INTREF_EN | Z | INTREF[2:0] | | 0000 0000 | | 0010 | Input buffer | R | | ı | | | ı | 1 | IB_IBIAS[1:0] | | 0000 0011 | | 0011 | Output data standard. | R∕<br>≪ | ı | ı | ı | LVDS_CMO OUTBUF<br>S | OUTBUF | OUTBUS_SWA<br>P | DATA_FORMAT[1:0] | \Т[1:0] | 0000 0000 | | 0012 | Output clock | ₽ | ı | ı | ı | ı | DAVINV | DAV | DAVPHASE[2:0] | | 0000 1110 | | 0013 | Offset | ₽ | ı | ı | | | DIG_OFF | DIG_OFFSET[5:0] | | | 0000 0000 | | 0014 | Test pattern 1 | ₽ | ı | ı | ı | ı | ı | TEST | TESTPAT_SEL[2:0] | | 0000 0000 | | 0015 | Test pattern 2 | ₹ | | | | 土 | TESTPAT_USER[11:4] | [4: | | | 0000 0000 | | 0016 | Test pattern 3 | ₹ | | TEST | TESTPAT_USER[5:0] | [0: | I | 1 | 1 | | 0000 0000 | | 0017 | Fast OTR | K≪ | ı | ı | ı | ı | FASTOTR | FAST | FASTOTR_DET[2:0] | | 0000 0000 | | 0020 | CMOS output | ₽ | ı | ı | ı | ı | DAV_D | DAV_DRV[1:0] | DATA_DRV[1:0] | [1:0] | 0000 1110 | | 0021 | LVDS DDR O/P<br>1 | R/W | 1 | ı | DAVI_x2_E<br>N | | DAVI[1:0] | DATAI_x2_EN | DATAI[1:0] | ]] | 0000 0000 | | 0022 | LVDS DDR O/P R/W | R/W | ı | ı | ı | ı | BIT_BYTE_WIS<br>E | S TADS | LVDS_INT_TER[2:0] | | 0000 0000 | Table 19. Reset and operating mode control register (address 0005h) bit description | Bit | Symbol | Access | Value | Description | |--------|---------------|--------|-------|-----------------------------------| | 7 | SW_RST | R/W | | reset digital section | | | | | 0 | no reset | | | | | 1 | performs a reset on SPI registers | | 6 to 4 | RESERVED[2:0] | | 000 | reserved | | 3 to 2 | - | | 00 | not used | | 1 to 0 | OP_MODE[1:0] | R/W | | operating mode | | | | | 00 | normal (Power-up) | | | | | 01 | Power-down | | | | | 10 | Sleep | | | | | 11 | normal (Power-up) | Table 20. Clock control register (address 0006h) bit description | Bit | Symbol | Access | Value | Description | |--------|---------|--------|-------|----------------------------------------------| | 7 to 5 | - | | 000 | not used | | 4 | SE_SEL | R/W | | single-ended clock input pin select | | | | | 0 | CLKM | | | | | 1 | CLKP | | 3 | DIFF_SE | R/W | | differential/single ended clock input select | | | | | 0 | fully differential | | | | | 1 | single-ended | | 2 | - | | 0 | not used | | 1 | CLKDIV | R/W | | clock input divide by 2 | | | | | 0 | disabled | | | | | 1 | enabled | | 0 | DCS_EN | R/W | | duty cycle stabilizer | | | | | 0 | disabled | | | | | 1 | enabled | Table 21. Internal reference control register (address 0008h) bit description | Bit | Symbol | Access | Value | Description | |--------|-------------|--------|-------|----------------------------------------| | 7 to 4 | - | | 0000 | not used | | 3 | INTREF_EN | R/W | | programmable internal reference enable | | | | | 0 | disable | | | | | 1 | active | | 2 to 0 | INTREF[2:0] | R/W | | programmable internal reference | | | | | 000 | 0 dB (FS = 2 V) | | | | | 001 | 1 dB (FS = 1.78 V) | | | | | 010 | 2 dB (FS = 1.59 V) | | | | | 011 | 3 dB (FS = 1.42 V) | | | | | 100 | 4 dB (FS = 1.26 V) | | | | | 101 | 5 dB (FS = 1.12 V) | | | | | 110 | 6 dB (FS = 1 V) | | | | | 111 | reserved | Table 22. Input buffer control register (address 0010h) bit description | Bit | Symbol | Access | Value | Description | |--------|---------------|--------|--------|---------------------------| | 7 to 2 | - | | 000000 | not used | | 1 to 0 | IB_IBIAS[1:0] | R/W | | input buffer bias current | | | | | 00 | not used | | | | | 01 | medium | | | | | 10 | low | | | | | 11 | high | Table 23. Output data standard control register (address 0011h) bit description | Bit | Symbol | Access | Value | Description | |--------|------------------|--------|-------|--------------------------------------------------------| | 7 to 5 | - | | 000 | not used | | 4 | LVDS_CMOS | R/W | | output data standard: LVDS DDR or CMOS | | | | | 0 | CMOS | | | | | 1 | LVDS DDR | | 3 | OUTBUF | R/W | | output buffers enable | | | | | 0 | output enabled | | | | | 1 | output disabled (high Z) | | 2 | OUTBUS_SWAP | R/W | | output bus swapping | | | | | 0 | no swapping | | | | | 1 | output bus is swapped (MSB becomes LSB and vice versa) | | 1 to 0 | DATA_FORMAT[1:0] | R/W | | output data format | | | | | 00 | offset binary | | | | | 01 | two's complement | | | | | 10 | gray code | | | | | 11 | offset binary | Table 24. Output clock register (address 0012h) bit description | Bit | Symbol | Access | Value | Description | |--------|---------------|--------|-------|--------------------------------------------| | 7 to 4 | - | | 0000 | not used | | 3 | DAVINV | R/W | | output clock data valid (DAV) polarity | | | | | 0 | normal | | | | | 1 | inverted | | 2 to 0 | DAVPHASE[2:0] | R/W | | DAV phase select | | | | | 000 | output clock shifted (ahead) by 3 ns | | | | | 001 | output clock shifted (ahead) by 2.5 ns | | | | | 010 | output clock shifted (ahead) by 2 ns | | | | | 011 | output clock shifted (ahead) by 1.5 ns | | | | | 100 | output clock shifted (ahead) by 1 ns | | | | | 101 | output clock shifted (ahead) by 0.5 ns | | | | | 110 | default value as defined in timing section | | | | | 111 | output clock shifted (delayed) by 0.5 ns | #### Table 25. Offset register (address 0013h) bit description | Bit | Symbol | Access | Value | Description | |--------|-----------------|--------|--------|---------------------------| | 7 to 6 | - | | 00 | not used | | 5 to 0 | DIG_OFFSET[5:0] | R/W | | digital offset adjustment | | | | | 011111 | +31 LSB | | | | | | | | | | | 000000 | 0 | | | | | | | | | | | 100000 | 32 LSB | #### Table 26. Test pattern register 1 (address 0014h) bit description | Bit | Symbol | Access | Value | Description | |--------|------------------|--------|------------------------------|-----------------------------| | 7 to 3 | - | | 00000 | not used | | 2 to 0 | TESTPAT_SEL[2:0] | R/W | | digital test pattern select | | | | | 000 | off | | | | | 001 | mid scale | | | | | 010 | FS | | | | | 011 | +FS | | | | 100 | toggle '11111111'/'00000000' | | | | | | 101 | custom test pattern | | | | | 110 | '10101010.' | | | | | 111 | '0101010' | #### Table 27. Test pattern register 2 (address 0015h) bit description | Bit | Symbol | Access | Value | Description | |--------|--------------------|--------|----------|--------------------------------------------| | 7 to 0 | TESTPAT_USER[11:4] | R/W | 00000000 | custom digital test pattern (bits 11 to 4) | Table 28. Test pattern register 3 (address 0016h) bit description | Bit | Symbol | Access | Value | Description | |--------|-------------------|--------|-------|-------------------------------------------| | 7 to 4 | TESTPAT_USER[3:0] | R/W | 0000 | custom digital test pattern (bits 3 to 0) | | 3 to 0 | - | | 0000 | not used | #### Table 29. Fast OTR register (address 0017h) bit description | Bit | Symbol | Access | Value | Description | |-----------------------------|---------------|--------|---------|-----------------------------------| | 7 to 4 | - | | 0000 | not used | | 3 | 3 FASTOTR R/W | | | fast Out-of-Range (OTR) detection | | | | | 0 | disabled | | | | | 1 | enabled | | 2 to 0 FASTOTR_DET[2:0] R/W | | R/W | | set fast OTR detect level | | | | | 000 | 20.56 dB | | | | | 001 | 16.12 dB | | | | | 010 | 11.02 dB | | | | 011 | 7.82 dB | | | | | | 100 | 5.49 dB | | | | | 101 | 3.66 dB | | | | | 110 | 2.14 dB | | | | | 111 | 0.86 dB | Table 30. CMOS output register (address 0020h) bit description | Bit | Symbol | Access | Value | Description | |--------|-------------------------|--------|-------|--------------------------------------------| | 7 to 4 | - | | 0000 | not used | | 3 to 2 | 3 to 2 DAV_DRV[1:0] R/W | | | drive strength for DAV CMOS output buffer | | | | 00 | low | | | | 01 | medium | | | | | | | 10 | high | | | | | 11 | very high | | 1 to 0 | DATA_DRV[1:0] | R/W | | drive strength for DATA CMOS output buffer | | | | | 00 | low | | | | | 01 | medium | | | | | 10 | high | | | | | 11 | very high | Table 31. LVDS DDR output register 1 (address 0021h) bit description | Bit | Symbol | Access | Value | Description | |--------|-------------|--------|-------|------------------------------------------| | 7 to 6 | - | | 00 | not used | | 5 | DAVI_x2_EN | R/W | | double LVDS current for DAV LVDS buffer | | | | | 0 | disabled | | | | | 1 | enabled | | 4 to 3 | DAVI[1:0] | R/W | | LVDS current for DAV LVDS buffer | | | | | 00 | 3.5 mA | | | | | 01 | 4.5 mA | | | | | 10 | 1.25 mA | | | | | 11 | 2.5 mA | | 2 | DATAI_x2_EN | R/W | | double LVDS current for DATA LVDS buffer | | | | | 0 | disabled | | | | | 1 | enabled | | 1 to 0 | DATAI[1:0] | R/W | | LVDS current for DATA LVDS buffer | | | | | 00 | 3.5 mA | | | | | 01 | 4.5 mA | | | | | 10 | 1.25 mA | | | | | 11 | 2.5 mA | Table 32. LVDS DDR output register 2 (address 0022h) bit description | Bit | Symbol | Access | Value | Description | |--------|------------------|--------|-------|------------------------------------------------------------------------------------------------| | 7 to 4 | - | | 0000 | not used | | 3 | BIT/BYTE_WISE | R/W | | DDR mode for LVDS output | | | | | 0 | bit wise (even data bits output on DAV rising edge / odd data bits output on DAV falling edge) | | | | | 1 | byte wise (MSB data bits output on DAV rising edge / LSB data bits output on DAV falling edge) | | 2 to 0 | LVDS_INTTER[2:0] | R/W | | internal termination for LVDS buffer (DAV and DATA) | | | | | 000 | no internal termination | | | | | 001 | 300 : | | | | | 010 | 180 : | | | | | 011 | 110 : | | | | | 100 | 150 : | | | | | 101 | 100 : | | | | | 110 | 81 : | | | | | 111 | 60 : | ## 12. Package outline Fig 25. Package outline SOT618-6 (HVQFN40) ADC1215S\_SER\_1 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved. # 13. Revision history #### Table 33. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | |----------------|--------------|------------------------|---------------|------------| | ADC1215S_SER_1 | 20100412 | Preliminary data sheet | - | - | ## 14. Legal information #### 14.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. #### 14.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. **Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### 14.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. **Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities. ADC1215S\_SER\_1 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved. # **ADC1215S series** #### ADC1215S series; input buffer; CMOS or LVDS DDR digital output Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. #### 14.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. #### 15. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com # **ADC1215S series** #### ADC1215S series; input buffer; CMOS or LVDS DDR digital output 12 13 14 14.1 14.2 14.3 14.4 15 16 #### 16. Contents | 1 | General description | 1 | |------------------|--------------------------------------------------|------| | 2 | Features and benefits | 1 | | 3 | Applications | 2 | | 4 | Ordering information | | | 5 | Block diagram | | | 6 | Pinning information | | | 6.1 | Pinning | | | 6.2 | Pin description | | | 7 | Limiting values | | | 8 | Thermal characteristics | | | _ | Static characteristics | | | 9 | | | | 10 | Dynamic characteristics | | | 10.1 | Dynamic characteristics | | | 10.2 | Clock and digital output timing | | | 10.3 | SPI timings | | | 11 | Application information | | | 11.1 | Device control | | | 11.1.1 | SPI and Pin control modes | | | 11.1.2 | Operating mode selection | | | 11.1.3<br>11.1.4 | Selecting the output data standard | | | 11.1.4 | Selecting the output data format | | | 11.2.1 | Analog inputs | | | 11.2.1 | Transformer | | | 11.3 | System reference and power management . | | | 11.3.1 | Internal/external references | | | 11.3.2 | Reference gain control | | | 11.3.3 | Common-mode output voltage (V <sub>O(cm)</sub> ) | . 20 | | 11.3.4 | Biasing | | | 11.4 | Clock input | . 21 | | 11.4.1 | Drive modes | | | 11.4.2 | Equivalent input circuit | . 22 | | 11.4.3 | Duty cycle stabilizer | | | 11.4.4 | Clock input divider | | | 11.5 | Digital outputs | | | 11.5.1 | Digital output buffers: CMOS mode | | | 11.5.2 | Digital output buffers: LVDS DDR mode | | | 11.5.3 | Data valid (DAV) output clock | | | 11.5.4 | Out-of-Range (OTR) | | | 11.5.5<br>11.5.6 | Digital offset | | | | Test patterns Output codes versus input voltage | | | 11.5.7<br>11.6 | Serial Peripheral Interface (SPI) | | | 11.6.1 | Register description | | | 11.6.2 | Default modes at start-up | | | 11.6.3 | Register allocation map | | | | | | | Package outline | 35 | |---------------------|----| | Revision history | 36 | | Legal information | 37 | | Data sheet status | 37 | | Definitions | 37 | | Disclaimers | 37 | | Trademarks | 38 | | Contact information | 38 | | Contents | 39 | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © NXP B.V. 2010. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com