### 查询TDA8787A供应商

# DATA SHEET

### **TDA8787A**

10-bit, 3.0 V, up to 18 Msps analog-to-digital interface for CCD cameras

Product specification Supersedes data of 2000 Nov 14







**TDA8787A** 

### **FEATURES**

- Correlated Double Sampling (CDS), Programmable Gain Amplifier (PGA), 10-bit Analog-to-Digital Converter (ADC) and reference regulator included
- Fully programmable via a 3-wire serial interface
- Sampling frequency up to 18 MHz
- PGA gain range of 36 dB (in steps of 0.1 dB)
- Low power consumption of only 170 mW at 2.7 V
- Power consumption in standby mode of 4.5 mW (typical value)
- 3.0 V operation; 2.5 to 3.6 V operation for the digital outputs
- Active control pulses polarity selectable via serial interface
- · 8-bit DAC included for analog settings
- TTL compatible inputs, CMOS compatible outputs.

### **APPLICATIONS**

• Low-power, low-voltage CCD camera systems.

#### **GENERAL DESCRIPTION**

The TDA8787A is a 10-bit analog-to-digital interface for CCD cameras. The device includes a correlated double sampling circuit, a PGA, clamp loops and a low-power 10-bit ADC, together with its reference voltage regulator.

The PGA gain and the ADC input clamp level are controlled via the serial interface.

An additional DAC is provided for additional system controls. Its output voltage range is 1.0 V peak-to-peak which is available at pin OFDOUT.

#### **ORDERING INFORMATION**

| TYPE NUMBER  |                                                                             | PACKAGE     |          |
|--------------|-----------------------------------------------------------------------------|-------------|----------|
| ITPE NOWIBER | NAME                                                                        | DESCRIPTION | VERSION  |
| TDA8787AHL   | LQFP48 plastic low profile quad flat package; 48 leads; body 7 × 7 × 1.4 mm |             | SOT313-2 |

TDA8787A

### **QUICK REFERENCE DATA**

| SYMBOL                     | PARAMETER                                          | CONDITIONS                                                                 | MIN. | TYP. | MAX. | UNIT |
|----------------------------|----------------------------------------------------|----------------------------------------------------------------------------|------|------|------|------|
| V <sub>CCA</sub>           | analog supply voltage                              |                                                                            | 2.7  | 3.0  | 3.6  | V    |
| V <sub>CCD</sub>           | digital supply voltage                             |                                                                            | 2.7  | 3.0  | 3.6  | V    |
| V <sub>CCO</sub>           | digital outputs stages supply voltage              |                                                                            | 2.5  | 2.6  | 3.6  | V    |
| I <sub>CCA</sub>           | analog supply current                              | all clamps active; f <sub>pix</sub> = 18 MHz                               | _    | 50   | 60   | mA   |
| I <sub>CCD</sub>           | digital supply current                             | f <sub>pix</sub> = 18 MHz                                                  | _    | 13   | 17   | mA   |
| I <sub>CCO</sub>           | digital outputs supply current                     | $f_{pix}$ = 18 MHz; $C_L$ = 20 pF; input ramp response time is 800 $\mu$ s | _    | 1    | 2    | mA   |
| ADC <sub>res</sub>         | ADC resolution                                     |                                                                            | _    | 10   | _    | bits |
| V <sub>i(CDS)(p-p)</sub>   | CDS input amplitude (video                         | V <sub>CC</sub> = 2.85 V                                                   | 650  | _    | _    | mV   |
|                            | signal) (peak-to-peak value)                       | V <sub>CC</sub> ≥ 3.0 V                                                    | 800  | _    | -    | mV   |
| f <sub>pix(max)</sub>      | maximum pixel frequency                            |                                                                            | 18   | _    | _    | MHz  |
| f <sub>pix(min)</sub>      | minimum pixel frequency                            |                                                                            | 2    | _    | _    | MHz  |
| DR <sub>PGA</sub>          | PGA dynamic range                                  |                                                                            | _    | 36   | -    | dB   |
| N <sub>tot(rms)</sub>      | total noise (RMS value) at CDS input to ADC output | PGA code = 0; see Fig.8                                                    | _    | 0.15 | _    | LSB  |
| V <sub>n(i)(eq)(rms)</sub> | equivalent input noise voltage (RMS value)         | PGA code = 383                                                             | _    | 70   | _    | μV   |
| P <sub>tot</sub>           | total power consumption                            | V <sub>CCA</sub> = V <sub>CCD</sub> = V <sub>CCO</sub> = 3 V               | _    | 190  | _    | mW   |
|                            |                                                    | $V_{CCA} = V_{CCD} = V_{CCO} = 2.7 \text{ V}$                              | _    | 170  | _    | mW   |

TDA8787A

### **BLOCK DIAGRAM**



**TDA8787A** 

### **PINNING**

| SYMBOL            | PIN | DESCRIPTION                                                                        |
|-------------------|-----|------------------------------------------------------------------------------------|
| V <sub>CCD3</sub> | 1   | digital supply voltage 3                                                           |
| DGND3             | 2   | digital ground 3                                                                   |
| AGND4             | 3   | analog ground 4                                                                    |
| IN                | 4   | input signal from CCD                                                              |
| AGND1             | 5   | analog ground 1                                                                    |
| V <sub>CCA1</sub> | 6   | analog supply voltage 1                                                            |
| CPCDS1            | 7   | clamp storage capacitor 1                                                          |
| CPCDS2            | 8   | clamp storage capacitor 2                                                          |
| OFDOUT            | 9   | analog output of the additional 8-bit control DAC                                  |
| STDBY             | 10  | standby mode control input (LOW: TDA8787A active; HIGH: TDA8787A standby)          |
| BLK               | 11  | blanking control input                                                             |
| CLPDM             | 12  | clamp pulse input at dummy pixel (should be connected to ground)                   |
| CLPOB             | 13  | clamp pulse input for optical black                                                |
| TEST1             | 14  | test pin input 1 (should be connected to AGND2)                                    |
| TEST2             | 15  | test pin input 2 (should be connected to AGND2)                                    |
| TEST3             | 16  | test pin input 3 (should be connected to AGND2)                                    |
| AGND2             | 17  | analog ground 2                                                                    |
| V <sub>CCA2</sub> | 18  | analog supply voltage 2                                                            |
| V <sub>CCD1</sub> | 19  | digital supply voltage 1                                                           |
| DGND1             | 20  | digital ground 1                                                                   |
| SDATA             | 21  | serial data input for serial interface control                                     |
| SCLK              | 22  | serial clock input for serial interface control                                    |
| SEN               | 23  | strobe pin for serial interface control                                            |
| VSYNC             | 24  | vertical sync pulse input                                                          |
| V <sub>cco</sub>  | 25  | output stages supply voltage                                                       |
| OGND              | 26  | digital output ground                                                              |
| D0                | 27  | ADC digital output 0 (LSB)                                                         |
| D1                | 28  | ADC digital output 1                                                               |
| D2                | 29  | ADC digital output 2                                                               |
| D3                | 30  | ADC digital output 3                                                               |
| D4                | 31  | ADC digital output 4                                                               |
| D5                | 32  | ADC digital output 5                                                               |
| D6                | 33  | ADC digital output 6                                                               |
| D7                | 34  | ADC digital output 7                                                               |
| D8                | 35  | ADC digital output 8                                                               |
| D9                | 36  | ADC digital output 9 (MSB)                                                         |
| ŌĒ                | 37  | output enable control input (LOW: outputs active; HIGH: outputs in high impedance) |
| V <sub>CCD2</sub> | 38  | digital supply 2                                                                   |
| DGND2             | 39  | digital ground 2                                                                   |
| CLK               | 40  | data clock input                                                                   |

### **TDA8787A**

| SYMBOL            | PIN | DESCRIPTION                         |  |
|-------------------|-----|-------------------------------------|--|
| AGND3             | 41  | analog ground 3                     |  |
| V <sub>CCA3</sub> | 42  | analog supply 3                     |  |
| AGND5             | 43  | analog ground 5                     |  |
| DCLPC             | 44  | regulator decoupling pin            |  |
| OPGA              | 45  | PGA output (test pin)               |  |
| OPGAC             | 46  | PGA complementary output (test pin) |  |
| SHP               | 47  | preset sample-and-hold pulse input  |  |
| SHD               | 48  | data sample-and-hold pulse input    |  |



TDA8787A

### **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL           | PARAMETER                                     | CONDITIONS         | MIN. | MAX. | UNIT |
|------------------|-----------------------------------------------|--------------------|------|------|------|
| V <sub>CCA</sub> | analog supply voltage                         | note 1             | -0.3 | +5.0 | V    |
| V <sub>CCD</sub> | digital supply voltage                        | note 1             | -0.3 | +5.0 | V    |
| V <sub>CCO</sub> | output stages supply voltage                  | note 1             | -0.3 | +5.0 | V    |
| $\Delta V_{CC}$  | supply voltage difference                     |                    |      |      |      |
|                  | between V <sub>CCA</sub> and V <sub>CCD</sub> |                    | -0.5 | +0.5 | V    |
|                  | between V <sub>CCA</sub> and V <sub>CCO</sub> |                    | -0.5 | +1.2 | V    |
|                  | between V <sub>CCD</sub> and V <sub>CCO</sub> |                    | -0.5 | +1.2 | V    |
| Vi               | input voltage                                 | referenced to AGND | -0.3 | +5.0 | V    |
| Io               | data output current                           |                    | _    | ±10  | mA   |
| T <sub>stg</sub> | storage temperature                           |                    | -55  | +150 | °C   |
| T <sub>amb</sub> | ambient temperature                           |                    | -20  | +75  | °C   |
| Tj               | junction temperature                          |                    | _    | 150  | °C   |

#### Note

### **HANDLING**

Inputs and outputs are protected against electrostatic discharges in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling integrated circuits.

### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 76    | K/W  |

<sup>1.</sup> The supply voltages  $V_{CCA}$ ,  $V_{CCD}$  and  $V_{CCO}$  may have any value between -0.3 and +5.0 V provided that the supply voltage difference  $\Delta V_{CC}$  remains as indicated.

**TDA8787A** 

### **CHARACTERISTICS**

 $V_{CCA} = V_{CCD} = 3.0 \text{ V}; \ V_{CCO} = 2.6 \text{ V}; \ f_{pix} = 18 \text{ MHz}; \ T_{amb} = -20 \text{ to } +75^{\circ}\text{C}; \ unless otherwise specified}.$ 

| SYMBOL                | PARAMETER                                     | CONDITIONS                                                                 | MIN.        | TYP.  | MAX. | UNIT   |
|-----------------------|-----------------------------------------------|----------------------------------------------------------------------------|-------------|-------|------|--------|
| Supplies              | -                                             |                                                                            |             |       |      | '      |
| V <sub>CCA</sub>      | analog supply voltage                         |                                                                            | 2.7         | 3.0   | 3.6  | ٧      |
| V <sub>CCD</sub>      | digital supply voltage                        |                                                                            | 2.7         | 3.0   | 3.6  | ٧      |
| V <sub>CCO</sub>      | digital outputs stages supply voltage         |                                                                            | 2.5         | 2.6   | 3.6  | V      |
| I <sub>CCA</sub>      | analog supply current                         | all clamps active                                                          | _           | 50    | 60   | mA     |
| I <sub>CCD</sub>      | digital supply current                        |                                                                            | _           | 13    | 17   | mA     |
| Icco                  | digital outputs supply current                | $C_L$ = 20 pF on all data outputs; input ramp response time is 800 $\mu$ s | _           | 1     | 2    | mA     |
| P <sub>tot</sub>      | total power consumption                       | $V_{CCA} = V_{CCD} = V_{CCO} = 3 \text{ V}$                                | _           | 190   | _    | mW     |
|                       |                                               | $V_{CCA} = V_{CCD} = V_{CCO} = 2.7 \text{ V}$                              | _           | 170   | _    | mW     |
| Digital inpu          | ts                                            |                                                                            |             |       |      |        |
| INPUTS: PINS          | STDBY, CLPDM, CLPOB, S                        | CLK, SDATA, SEN, VSYNC, OE,                                                | , CLK AND B | LK    |      |        |
| V <sub>IL</sub>       | LOW-level input voltage                       |                                                                            | 0           | _     | 0.6  | ٧      |
| V <sub>IH</sub>       | HIGH-level input voltage                      |                                                                            | 2.2         | _     | 5.0  | V      |
| li                    | input current                                 | $0 \le V_i \le V_{CCD}$                                                    | -2          | _     | +2   | μΑ     |
| INPUTS: PINS          | SHP AND SHD                                   |                                                                            |             | •     | •    |        |
| V <sub>IL</sub>       | LOW-level input voltage                       |                                                                            | 0           | _     | 0.6  | V      |
| V <sub>IH</sub>       | HIGH-level input voltage                      |                                                                            | 2.2         | _     | 5.0  | V      |
| l <sub>i</sub>        | input current                                 | $0 \le V_i \le V_{CCD}$                                                    | -10         | _     | +10  | μΑ     |
| Clamps                |                                               |                                                                            |             |       |      |        |
| GLOBAL CHA            | RACTERISTICS OF THE CLAMP L                   | OOPS                                                                       |             |       |      |        |
| t <sub>W(clamp)</sub> | clamp active pulse width in numbers of pixels | PGA input code = 255 for maximum 4 LSB error                               | 12          | _     | _    | pixels |
| INPUT CLAMP           | : PIN CLPDM                                   |                                                                            | •           | •     | •    |        |
| g <sub>m(CDS)</sub>   | CDS input clamp transconductance              |                                                                            | 1.5         | 2.7   | 3.5  | mS     |
| OPTICAL BLA           | CK CLAMP: PIN CLPOB                           |                                                                            |             | ,     | •    | •      |
| G <sub>shift</sub>    | gain from CPCDS1 and 2 to PGA inputs          |                                                                            | _           | 0.27  | _    |        |
| I <sub>LSB(cp)</sub>  | charge pump current for                       | PGA input code = 0                                                         | _           | ±20   | _    | μΑ     |
|                       | ±1 LSB error at ADC output                    | PGA input code = 383                                                       | _           | ±0.60 | _    | μΑ     |

TDA8787A

| SYMBOL                   | PARAMETER                                                          | CONDITIONS                                                                                                                          | MIN.      | TYP. | MAX. | UNIT |
|--------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------|------|------|------|
| Correlated               | Double Sampling (CDS): pir                                         | n IN                                                                                                                                | !         | '    |      |      |
| V <sub>i(CDS)(p-p)</sub> | CDS input amplitude                                                | V <sub>CC</sub> = 2.85 V                                                                                                            | 650       | _    | _    | mV   |
|                          | (video signal)<br>(peak-to-peak value)                             | V <sub>CC</sub> ≥ 3.0 V                                                                                                             | 800       | _    | _    | mV   |
| $V_{i(rst)(max)}$        | maximum CDS input reset pulse amplitude                            |                                                                                                                                     | 500       | _    | _    | mV   |
| l <sub>i</sub>           | input current                                                      | at floating gate level                                                                                                              | <b>–1</b> | _    | +1   | μΑ   |
| Ci                       | input capacitance                                                  |                                                                                                                                     | _         | 2    | _    | pF   |
| t <sub>CDS(min)</sub>    | CDS control pulses minimum active time                             | V <sub>i(CDS)(p-p)</sub> = 800 mV;<br>black-to-white transition in<br>1 pixel (±2 LSB typical);<br>T <sub>amb</sub> = 25 °C; note 1 | 11        | 15   | _    | ns   |
| $t_{h(\text{IN-SHP})}$   | hold time SHP to IN                                                | T <sub>amb</sub> = 25 °C; see<br>Figs 3 and 4                                                                                       | _         | 1    | 2    | ns   |
| $t_{h(\text{IN-SHD})}$   | hold time SHD to IN                                                | T <sub>amb</sub> = 25 °C; see<br>Figs 3 and 4                                                                                       | _         | 1    | 2    | ns   |
| Amplifier                |                                                                    |                                                                                                                                     |           | •    |      |      |
| DR <sub>PGA</sub>        | PGA dynamic range                                                  |                                                                                                                                     | _         | 36   | _    | dB   |
| $\Delta G_{PGA}$         | PGA gain step                                                      |                                                                                                                                     | -0.3      | _    | +0.3 | dB   |
| Analog-to-E              | Digital Converter (ADC)                                            |                                                                                                                                     |           | •    | •    | •    |
| LE <sub>(i)</sub>        | integral non-linearity error                                       | f <sub>pix</sub> = 18 MHz; ramp input                                                                                               | _         | ±1.3 | ±2.5 | LSB  |
| LE <sub>(d)</sub>        | differential non-linearity error                                   | f <sub>pix</sub> = 18 MHz; ramp input                                                                                               | _         | ±0.5 | ±0.9 | LSB  |
| Total chain              | characteristics (CDS, PGA                                          | and ADC)                                                                                                                            |           | •    | •    | •    |
| f <sub>pix(max)</sub>    | maximum pixel frequency                                            |                                                                                                                                     | 18        | _    | _    | MHz  |
| f <sub>pix(min)</sub>    | minimum pixel frequency                                            |                                                                                                                                     | 2         | _    | _    | MHz  |
| t <sub>CLKH</sub>        | clock HIGH time                                                    |                                                                                                                                     | 15        | _    | _    | ns   |
| t <sub>CLKL</sub>        | clock LOW time                                                     |                                                                                                                                     | 15        | _    | _    | ns   |
| t <sub>d(SHD-CLK)</sub>  | time delay SHD to CLK                                              | see Fig.3                                                                                                                           | 10        | _    | _    | ns   |
| t <sub>su(BLK-CLK)</sub> | set-up time of BLK compared to CLK                                 |                                                                                                                                     | 10        | _    | _    | ns   |
| V <sub>i(IN)</sub>       | video input dynamic signal                                         | PGA input code = 0                                                                                                                  | 800       | _    | _    | mV   |
|                          | for ADC full-scale output                                          | PGA input code = 383                                                                                                                | 12.7      | _    | _    | mV   |
| N <sub>tot(rms)</sub>    | total noise from CDS input                                         | see Fig.8                                                                                                                           |           |      |      |      |
|                          | to ADC output (RMS value)                                          | PGA input code = 0                                                                                                                  | _         | 0.15 | -    | LSB  |
|                          | · ·                                                                | PGA input code = 96                                                                                                                 | _         | 0.8  | _    | LSB  |
| $V_{n(i)(eq)(rms)} \\$   | equivalent input noise                                             | PGA input code = 383                                                                                                                | _         | 70   | _    | μV   |
|                          | voltage (RMS value)                                                | PGA input code = 0                                                                                                                  | _         | 120  | _    | μV   |
| O <sub>CCD(max)</sub>    | maximum offset between CCD floating level and CCD dark pixel level |                                                                                                                                     | -80       | _    | +80  | mV   |

**TDA8787A** 

| SYMBOL                   | PARAMETER                                                                    | CONDITIONS                                 | MIN.                   | TYP.       | MAX.             | UNIT  |
|--------------------------|------------------------------------------------------------------------------|--------------------------------------------|------------------------|------------|------------------|-------|
| Digital-to-Ar            | nalog Converter (OFDOUT                                                      | DAC)                                       | ·                      | •          |                  |       |
| V <sub>OFDOUT(p-p)</sub> | additional 8-bit control<br>DAC (OFD) output voltage<br>(peak-to-peak value) | $R_L = 1 \text{ M}\Omega$                  | -                      | 1.0        | _                | V     |
| V <sub>OFDOUT</sub>      | DC output voltage                                                            | OFD input code 0                           | _                      | AGND       | _                | V     |
|                          |                                                                              | OFD input code 255                         | _                      | AGND + 1.0 | -                | V     |
| TC <sub>OFD</sub>        | OFD output range temperature coefficient                                     |                                            | _                      | 250        | _                | ppm/K |
| Z <sub>OFDOUT</sub>      | OFD output impedance                                                         |                                            | _                      | 2000       | _                | Ω     |
| I <sub>OFDOUT</sub>      | OFD output drive current                                                     | static                                     | _                      | _          | 100              | μΑ    |
| Digital outpu            | uts ( $f_{pix}$ = 18 MHz; $C_L$ = 10 $\mu$                                   | oF); see Figs 3 and 4                      |                        |            |                  |       |
| V <sub>OH</sub>          | HIGH-level output voltage                                                    | $I_{OH} = -1 \text{ mA}$                   | V <sub>CCO</sub> - 0.5 | _          | V <sub>cco</sub> | V     |
| V <sub>OL</sub>          | LOW-level output voltage                                                     | I <sub>OL</sub> = 1 mA                     | 0                      | _          | 0.5              | V     |
| l <sub>OZ</sub>          | OFF-state output current                                                     | 0.5 V < V <sub>OZ</sub> < V <sub>CCO</sub> | -20                    | _          | +20              | μΑ    |
| t <sub>h(o)</sub>        | output hold time                                                             |                                            | 9                      | _          | -                | ns    |
| t <sub>d(o)</sub>        | output delay time                                                            | V <sub>CCO</sub> = 3.0 V                   | _                      | 17         | 23               | ns    |
|                          |                                                                              | V <sub>CCO</sub> = 2.7 V                   | _                      | 19         | 25               | ns    |
| C <sub>L</sub>           | load capacitance                                                             |                                            | _                      | _          | 22               | pF    |
| Serial interfa           | ace                                                                          |                                            |                        |            |                  |       |
| f <sub>SCLK(max)</sub>   | maximum frequency<br>pin SCLK                                                |                                            | 5                      | _          | _                | MHz   |

#### Note

<sup>1.</sup> Depending on application environments and especially in case of high gain operation and digital supply with jitter, it is preferable to apply 12 ns or higher CDS pulses.

**TDA8787A** 



**TDA8787A** 



TDA8787A





TDA8787A





Noise measurement at ADC outputs; coupling capacitor at input is grounded, so only noise contribution of the front-end is evaluated. Front-end works at 18 Mpixels with line of 1024 pixels whose first 40 are used to run CLPOB and the last 40 for CLPDM. Data at the ADC outputs are measured during the other pixels. As a result of this, the standard deviation of the codes statistic is computed, resulting in the noise.

Fig.8 Typical total noise performance as a function of PGA gain.

TDA8787A





TDA8787A

 Table 1
 Serial interface programming; see Figs 9 and 10

| ADDRE | ESS BITS | DATA BITS SDO TO SDO                                                                                         |  |
|-------|----------|--------------------------------------------------------------------------------------------------------------|--|
| A1    | A0       | DATA BITS SD9 TO SD0                                                                                         |  |
| 0     | 0        | PGA gain control (bits SD8 to SD0); bit SD9 should be set to logic 0                                         |  |
| 0     | 1        | DAC OFDOUT output control (bits SD7 to SD0); bits SD8 and SD9 should be set to logic 0                       |  |
| 1     | 0        | ADC clamp reference control (SD6 to SD0); from code 0 to 127; bits SD7, SD8 and SD9 should be set to logic 0 |  |
| 1     | 1        | control pulses polarity settings (pins SHP, SHD, CLPDM, CLPOB, BLK and CLK)                                  |  |

Table 2 Polarity settings

| SYMBOL      | PIN                      | SERIAL CONTROL BIT(1) | ACTIVE EDGE OR LEVEL    |
|-------------|--------------------------|-----------------------|-------------------------|
| SHP and SHD | 47 and 48                | SD0                   | 1 = HIGH; 0 = LOW       |
| CLK         | 40                       | SD1                   | 1 = HIGH; 0 = LOW       |
| CLPDM       | 12 (connected to ground) | SD2                   | always 0 = LOW          |
| CLPOB       | 13                       | SD3                   | 1 = HIGH; 0 = LOW       |
| BLK         | 11                       | SD5                   | 1 = HIGH; 0 = LOW       |
| VSYNC       | 24                       | SD6                   | 0 = rising; 1 = falling |

### Note

1. Bit SD4 is not used.

Table 3 Standby mode selection; pin STDBY

| STDBY | ADC DIGITAL OUTPUTS; PINS D9 TO D0 | I <sub>CCA</sub> + I <sub>CCO</sub> + I <sub>CCD</sub> (typical) |
|-------|------------------------------------|------------------------------------------------------------------|
| 1     | logic state LOW                    | 1.5 mA                                                           |
| 0     | active                             | 64 mA                                                            |

Table 4 Output enable (OE) pin 37

| ŌĒ | ADC DIGITAL OUTPUTS; PINS D9 TO D0 |  |  |  |  |
|----|------------------------------------|--|--|--|--|
| 0  | active, binary                     |  |  |  |  |
| 1  | high impedance                     |  |  |  |  |

TDA8787A

#### **APPLICATION INFORMATION**

### Power and grounding recommendations

When designing a printed-circuit board for applications such as PC cameras, surveillance cameras, camcorders and digital still cameras, care should be taken to minimize the noise.

For the front-end integrated circuit, the basic rules of printed-circuit board design and implementation of analog components (such as additional operational amplifiers) must be respected, particularly with respect to power and ground connections.

The following additional recommendation is given for the CDS input pin(s) which is /are internally connected to the programmable gain amplifier.

The connections between the CCD interface and CDS input should be as short as possible and a ground ring protection around these connections can be beneficial. Separate analog and digital supplies provide the best solution. If this is not possible to do this on the board then the analog supply pins must be decoupled effectively from the digital supply pins. If the same power supply and ground are used for all the pins then the decoupling capacitors must be placed as close as possible to the IC package.

In order to minimize the noise due to package and die parasitics in a two-ground system, the following measures must be implemented:

- All the analog and digital supply pins must be decoupled to the analog ground plane. Only the ground pin associated with the digital outputs must be connected to the digital ground plane. All the other ground pins should be connected to the analog ground plane. The analog and digital ground planes must be connected together at one point as close as possible to the ground pin associated with the digital outputs.
- The digital output pins and their associated lines should be shielded by the digital ground plane which can then be used as a return path for digital signals.

TDA8787A

### **Application diagram**



- (1) Pins SEN and VSYNC should be interconnected when no vertical synchronization signal is available, while control pin VSYNC should be programmed by serial interface as LOW-level active.
- (2) The timing of the signals on pins IN, SHD and SHP has to comply with the hold times t<sub>h(IN-SHP)</sub> and t<sub>h(IN-SHD)</sub> (see Fig.3).

Fig.11 Application diagram.

TDA8787A

### **PACKAGE OUTLINE**

LQFP48: plastic low profile quad flat package; 48 leads; body 7 x 7 x 1.4 mm

SOT313-2



### DIMENSIONS (mm are the original dimensions)

|      | •         |                |                | •    |              | ,            |                  |                  |     |                |              |     |              |     |      |     |                               |                               |          |
|------|-----------|----------------|----------------|------|--------------|--------------|------------------|------------------|-----|----------------|--------------|-----|--------------|-----|------|-----|-------------------------------|-------------------------------|----------|
| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3   | bp           | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е   | H <sub>D</sub> | HE           | L   | Lp           | v   | w    | у   | Z <sub>D</sub> <sup>(1)</sup> | Z <sub>E</sub> <sup>(1)</sup> | θ        |
| mm   | 1.60      | 0.20<br>0.05   | 1.45<br>1.35   | 0.25 | 0.27<br>0.17 | 0.18<br>0.12 | 7.1<br>6.9       | 7.1<br>6.9       | 0.5 | 9.15<br>8.85   | 9.15<br>8.85 | 1.0 | 0.75<br>0.45 | 0.2 | 0.12 | 0.1 | 0.95<br>0.55                  | 0.95<br>0.55                  | 7°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |        | REFER  | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|--------|--------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC    | JEDEC  | EIAJ     |            | PROJECTION | ISSUE DATE                      |  |
| SOT313-2 | 136E05 | MS-026 |          |            |            | <del>99-12-27</del><br>00-01-19 |  |

TDA8787A

#### **SOLDERING**

### Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

### Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 220 °C for thick/large packages, and below 235 °C for small/thin packages.

#### Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

 For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^{\circ}$ C.

TDA8787A

### Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE <sup>(1)</sup>                                           | SOLDERING METHOD                  |                       |  |  |  |
|------------------------------------------------------------------|-----------------------------------|-----------------------|--|--|--|
| PACKAGE                                                          | WAVE                              | REFLOW <sup>(2)</sup> |  |  |  |
| BGA, LBGA, LFBGA, SQFP, TFBGA, VFBGA                             | not suitable                      | suitable              |  |  |  |
| HBCC, HBGA, HLQFP, HSQFP, HSOP, HTQFP, HTSSOP, HVQFN, HVSON, SMS | not suitable <sup>(3)</sup>       | suitable              |  |  |  |
| PLCC <sup>(4)</sup> , SO, SOJ                                    | suitable                          | suitable              |  |  |  |
| LQFP, QFP, TQFP                                                  | not recommended <sup>(4)(5)</sup> | suitable              |  |  |  |
| SSOP, TSSOP, VSO                                                 | not recommended <sup>(6)</sup>    | suitable              |  |  |  |

#### **Notes**

- 1. For more detailed information on the BGA packages refer to the "(LF)BGA Application Note" (AN01026); order a copy from your Philips Semiconductors sales office.
- 2. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 3. These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- 4. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 5. Wave soldering is suitable for LQFP, TQFP and QFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 6. Wave soldering is suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

TDA8787A

#### **DATA SHEET STATUS**

| LEVEL | DATA SHEET<br>STATUS <sup>(1)</sup> | PRODUCT<br>STATUS(2)(3) | DEFINITION                                                                                                                                                                                                                                                                                     |
|-------|-------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                      | Development             | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                    |
| II    | Preliminary data                    | Qualification           | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data                        | Production              | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

#### **Notes**

- 1. Please consult the most recently issued data sheet before initiating or completing a design.
- 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
- 3. For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

#### **DEFINITIONS**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **DISCLAIMERS**

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

TDA8787A

**NOTES** 

## Philips Semiconductors – a worldwide company

#### **Contact information**

For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

© Koninklijke Philips Electronics N.V. 2002

SCA74

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

753504/04/pp24

Date of release: 2002 Oct 25

Document order number: 9397 750 10096

Let's make things better.

Philips Semiconductors



