

## LM94 TruTherm<sup>™</sup> Hardware Monitor with PI Loop Fan Control for Server Management

#### **1.0 General Description**

The LM94 hardware monitor has a two wire digital interface compatible with SMBus 2.0. Using a  $\Sigma\Delta$  ADC, the LM94 measures the temperature of four remote diode connected transistors as well as its own die and 16 power supply voltages. The LM94 has new TruTherm technology that supports precision thermal diode measurements of processors on sub-micron processes.

To set fan speed, the LM94 has two PWM outputs that are each controlled by up to six temperature zones. The fancontrol algorithm can be based on a lookup table, PI (proportional/integral) control loop, or a combination of both. The LM94 includes digital filters that can be invoked to smooth temperature readings for better control of fan speed such that acoustical noise is minimized. The LM94 has four tachometer inputs to measure fan speed. Limit and status registers for all measured values are included.

The LM94 builds upon the functionality of previous motherboard server management ASICs, such as the LM93. It also adds measurement and control support for dynamic Vccp monitoring for VRD10/11 and PROCHOT. It is designed to monitor a dual processor Xeon class motherboard with a minimum of external components.

#### 2.0 Features

- 8-bit ∑∆ ADC
- Monitors 16 power supplies
- Monitors 4 remote thermal diodes and 2 LM60
- New TruTherm technology support for precision thermal diode measurements
- Internal ambient temperature sensing
- Programmable autonomous fan control based on temperature readings with fan boost support
- Fan boost support on tachometer limit error event
- Fan control based on 13-step lookup table or PI Control Loop or combination of both
- PI fan control loop supports Tcontrol
- Temperature reading digital filters
- 0.5°C digital temperature sensor resolution
- 0.0625°C filtered temperature resolution for fan control

#### **5.0 Ordering Information**

| Order Number NS Package Number |       | Transport media             |  |  |
|--------------------------------|-------|-----------------------------|--|--|
| LM94CIMT                       | MTD56 | 34 units in rail            |  |  |
| LM94CIMTX                      | MTD56 | 1000 units in tape-and-reel |  |  |

- 2 PWM fan speed control outputs
- 4 fan tachometer inputs
- Dual processor thermal throttling (PROCHOT) monitoring
- Dual dynamic VID monitoring (6/7 VIDs per processor) supports VRD10.2/11
- 8 general purpose I/Os:
  - 4 can be configured as fan tachometer inputs
     2 can be configured to connect to processor THERMTRIP
  - 2 are standard GPIOs that could be used to monitor IERR signal
- 2 general purpose inputs that can be used to monitor the 7th VID signal for VRD11
- Limit register comparisons of all monitored values
- 2-wire serial digital interface, SMBus 2.0 compliant
  - Supports byte/block read and write
  - Selectable slave address (tri-level pin selects 1 of 3 possible addresses)
  - ALERT output supports interrupt or comparator modes
- 2.5V reference voltage output
- 56-pin TSSOP package
- XOR-tree test mode

#### 3.0 Key Specifications

| <ul> <li>Voltage Measurement Accuracy</li> </ul> | ±2% FS (max)   |
|--------------------------------------------------|----------------|
| Temperature Resolution                           | 9-bits, 0.5°C  |
| Temperature Sensor Accuracy                      | ±2.5 °C (max)  |
| Temperature Range:                               |                |
| — LM94 Operational                               | 0°C to +85°C   |
| <ul> <li>Remote Temp Accuracy</li> </ul>         | 0°C to +125°C  |
| Power Supply Voltage                             | +3.0V to +3.6V |

Power Supply Current 1.6 mA

#### 4.0 Applications

- Servers
- Workstations
- Multi-processor based equipment

April 2006





7.0 Application Ba查询r也MagehtT的供应商processor server. Two LM94s may be required to manage a quad processor board. The system diagram below shows a dual processor server





| <u>查询"LM94C</u><br>Sym <del>bol</del> | <del>计M   "1开/:</del><br>Pin # | <u>ሣ 符</u><br>──────────────────────────────────── | Function                                                                           |
|---------------------------------------|--------------------------------|----------------------------------------------------|------------------------------------------------------------------------------------|
| GPIO_0/TACH1                          | 1                              | Digital I/O                                        | Can be configured as fan tach input or a general purpose                           |
|                                       | '                              | (Open-Drain)                                       | open-drain digital I/O.                                                            |
| GPIO_1/TACH2                          | 2                              | Digital I/O                                        | Can be configured as fan tach input or a general purpose                           |
|                                       | 2                              | (Open-Drain)                                       | open-drain digital I/O.                                                            |
| GPIO_2/TACH3                          | 3                              |                                                    |                                                                                    |
|                                       | 3                              | Digital I/O<br>(Open-Drain)                        | Can be configured as fan tach input or a general purpose open-drain digital I/O.   |
|                                       | 4                              | · · · · ·                                          |                                                                                    |
| GPIO_3/TACH4                          | 4                              | Digital I/O                                        | Can be configured as fan tach input or a general purpose<br>open-drain digital I/O |
|                                       |                                | (Open-Drain)                                       |                                                                                    |
| GPIO_4 /                              | 5                              | Digital I/O                                        | A general purpose open-drain digital I/O. Can be configured to                     |
| P1_THERMTRIP                          |                                | (Open-Drain)                                       | monitor a CPU's THERMTRIP signal to mask other errors. Supports                    |
|                                       |                                |                                                    | TTL input logic levels and AGTL compatible input logic levels.                     |
| GPIO_5 /                              | 6                              | Digital I/O                                        | A general purpose open-drain digital I/O. Can be configured to                     |
| P2_THERMTRIP                          |                                | (Open-Drain)                                       | monitor a CPU's THERMTRIP signal to mask other errors. Supports                    |
|                                       |                                |                                                    | TTL input logic levels and AGTL compatible input logic levels.                     |
| GPIO_6                                | 7                              | Digital I/O                                        | Can be used to detect the state of CPU1 IERR or a general purpose                  |
|                                       |                                | (Open-Drain)                                       | open-drain digital I/O. Supports TTL input logic levels and AGTL                   |
|                                       |                                |                                                    | compatible input logic levels.                                                     |
| GPIO_7                                | 8                              | Digital I/O                                        | Can be used to detect the state of CPU2 IERR or a general purpose                  |
|                                       |                                | (Open-Drain)                                       | open-drain digital I/O. Supports TTL input logic levels and AGTL                   |
|                                       |                                |                                                    | compatible input logic levels.                                                     |
| VRD1_HOT                              | 9                              | Digital Input                                      | CPU1 voltage regulator HOT. Supports TTL input logic levels and                    |
|                                       |                                |                                                    | AGTL compatible input logic levels.                                                |
| VRD2_HOT                              | 10                             | Digital Input                                      | CPU2 voltage regulator HOT. Supports TTL input logic levels and                    |
|                                       |                                |                                                    | AGTL compatible input logic levels.                                                |
| P2_VID6/GPI8                          | 11                             | Digital Input                                      | CPU2 VID6 input. Could also be used as a general purpose input to                  |
|                                       |                                |                                                    | trigger an error event. Supports TTL input logic levels and AGTL                   |
|                                       |                                |                                                    | compatible input logic levels.                                                     |
| P1_VID6/GPI9                          | 12                             | Digital Input                                      | CPU1 VID6 input. Could also be used as a general purpose input to                  |
| _                                     |                                |                                                    | trigger an error event. Supports TTL input logic levels and AGTL                   |
|                                       |                                |                                                    | compatible input logic levels.                                                     |
| SMBDAT                                | 13                             | Digital I/O                                        | Bidirectional System Management Bus Data. Output configured as                     |
| 0                                     |                                | (Open-Drain)                                       | 5V tolerant open-drain. SMBus 2.0 compliant.                                       |
| SMBCLK                                | 14                             | Digital Input                                      | System Management Bus Clock. Driven by an open-drain output,                       |
| OMBOLIC                               |                                | Digital input                                      | and is 5V tolerant. SMBus 2.0 Compliant.                                           |
| ALERT/XtestOut                        | 15                             | Digital Output                                     | Open-drain ALERT output used in an interrupt driven system to                      |
| ALLITIALESIOUI                        | 15                             | (Open-Drain)                                       | signal that an error event has occurred. Masked error events do not                |
|                                       |                                |                                                    | activate the ALERT output. When in XOR tree test mode, functions                   |
|                                       |                                |                                                    | as XOR Tree output.                                                                |
| RESET                                 | 16                             | Digital I/O                                        | Open-drain reset output when power is first applied to the LM94.                   |
| NLOL I                                | 10                             | (Open-Drain)                                       | Used as a reset for devices powered by 3.3V stand-by. After reset,                 |
|                                       |                                |                                                    | this pin becomes a reset input. If this pin is not used, connection to             |
|                                       |                                |                                                    | an external resistive pull-up is required to prevent LM94 malfunction.             |
|                                       | 17                             |                                                    |                                                                                    |
| AGND                                  | 17                             | GROUND Input                                       | Analog Ground. Digital ground and analog ground need to be tied                    |
|                                       |                                |                                                    | together at the chip then both taken to a low noise system ground.                 |
|                                       |                                |                                                    | A voltage difference between analog and digital ground may cause                   |
|                                       |                                |                                                    | erroneous results.                                                                 |
| V <sub>REF</sub>                      | 18                             | Analog Output                                      | 2.5V used for external ADC reference, or as a $V_{REF}$ reference                  |

| "LM94CIMT"供应<br><del>Symbol</del> | Pin # | Туре                                                | Function                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------------------------|-------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REMOTE1-                          | 19    | Remote Thermal<br>Diode_1- Input (CPU<br>1 THERMDC) | This is the negative input (current sink) from both of the CPU1 thermal diodes. Connected to THERMDC pin of Pentium processor or the emitter of a diode connected MMBT3904 NPN transistor. Serves as the negative input into the A/D for thermal diode voltage measurements. A 100 pF capacitor is optional and can be connected between REMOTE1– and REMOTE1+.                                                                                    |
| REMOTE1a+                         | 20    | Remote Thermal<br>Diode_1+ I/O (CPU1<br>THERMDA1)   | This is a positive connection to the first CPU1 thermal diode. Serve<br>as the positive input into the A/D for thermal diode voltage<br>measurements. It also serves as a current source output that<br>forward biases the thermal diode. Connected to THERMDA pin of<br>Pentium processor or the base of a diode connected MMBT3904<br>NPN transistor. A 100 pF capacitor is optional and can be<br>connected between REMOTE1– and each REMOTE1+. |
| REMOTE2-                          | 21    | Remote Thermal<br>Diode_2 - Input<br>(CPU2 THERMDC) | This is the negative input (current sink) from both of the CPU2 thermal diodes. Connected to THERMDC pins of Pentium process or the emitter of a diode connected MMBT3904 NPN transistor. Serves as the negative input into the A/D for thermal diode voltage measurements. A 100 pF capacitor is optional and can be connected between REMOTE2– and each REMOTE2+.                                                                                |
| REMOTE2a+                         | 22    | Remote Thermal<br>Diode_2 + I/O (CPU2<br>THERMDA1)  | This is a positive connection to the first CPU2 thermal diode. Serve<br>as the positive input into the A/D for thermal diode voltage<br>measurements. It also serves as a current source output that<br>forward biases the thermal diode. Connected to THERMDA pin of<br>Pentium processor or the base of a diode connected MMBT3904<br>NPN transistor. A 100 pF capacitor is optional and can be<br>connected between REMOTE2– and REMOTE2+.      |
| AD_IN1/REMOTE1b+                  | 23    | Analog Input (+12V1<br>or CPU1<br>THERMDA2)         | Analog Input for +12V Rail 1 monitoring, for CPU1 voltage regulate<br>External attenuation resistors required such that 12V is attenuated<br>to 0.927V for nominal <sup>3</sup> / <sub>4</sub> scale reading. This pin may also serve as<br>the second positive thermal diode input for CPU1.                                                                                                                                                      |
| AD_IN2/REMOTE2b+                  | 24    | Analog Input (+12V2<br>or CPU2<br>THERMDA2)         | Analog Input for +12V Rail 2 monitoring, for CPU2 voltage regulate<br>External attenuation resistors required such that 12V is attenuated<br>to 0.927V for nominal <sup>3</sup> / <sub>4</sub> scale reading. This pin may also serve as<br>the second positive thermal diode input for CPU2.                                                                                                                                                      |
| AD_IN3                            | 25    | Analog Input (+12V3)                                | Analog Input for +12V Rail 3, for Memory/3GIO slots. External attenuation resistors required such that 12V is attenuated to 0.927 for nominal 3/4 scale reading.                                                                                                                                                                                                                                                                                   |
| AD_IN4                            | 26    | Analog Input<br>(FSB_Vtt)                           | Analog input for 1.2V monitoring, nominal 3/4 scale reading                                                                                                                                                                                                                                                                                                                                                                                        |
| AD_IN5                            | 27    | Analog Input (3GIO /<br>PXH / MCH_Core)             | Analog input for 1.5V monitoring, nominal 3/4 scale reading                                                                                                                                                                                                                                                                                                                                                                                        |
| AD_IN6                            | 28    | Analog Input<br>(ICH_Core)                          | Analog input for 1.5V monitoring, nominal 3/4 scale reading                                                                                                                                                                                                                                                                                                                                                                                        |
| AD_IN7 (P1_Vccp)                  | 29    | Analog Input<br>(CPU1_Vccp)                         | Analog input for +Vccp (processor voltage) monitoring.                                                                                                                                                                                                                                                                                                                                                                                             |
| AD_IN8 (P2_Vccp)                  | 30    | Analog Input<br>(CPU2_Vccp)                         | Analog input for +Vccp (processor voltage) monitoring.                                                                                                                                                                                                                                                                                                                                                                                             |
| AD_IN9                            | 31    | Analog Input (+3.3V)                                | Analog input for +3.3V monitoring, nominal 3/4 scale reading                                                                                                                                                                                                                                                                                                                                                                                       |
| AD_IN10                           | 32    | Analog Input (+5V)                                  | Analog input for +5V monitoring silver box supply monitoring, nominal <sup>3</sup> / <sub>4</sub> scale reading                                                                                                                                                                                                                                                                                                                                    |

| <u>查询"LM94C</u>   | Pin # |                                | Function                                                                                    |
|-------------------|-------|--------------------------------|---------------------------------------------------------------------------------------------|
| Symbol            |       | Type                           |                                                                                             |
| AD_IN11           | 33    | Analog Input                   | Analog input for +2.5V monitoring, nominal <sup>3</sup> / <sub>4</sub> scale reading. This  |
|                   |       | (SCSI_Core)                    | pin may also be used to monitor an analog temperature sensor such                           |
|                   |       |                                | as the LM60, since readings from this input can be routed to the fan                        |
|                   |       |                                | control logic.                                                                              |
| AD_IN12           | 34    | Analog Input                   | Analog input for +1.969V monitoring, nominal <sup>3</sup> / <sub>4</sub> scale reading.     |
|                   |       | (Mem_Core)                     |                                                                                             |
| AD_IN13           | 35    | Analog Input                   | Analog input for +0.984V monitoring, nominal 3/4 scale reading.                             |
|                   |       | (Mem_Vtt)                      |                                                                                             |
| AD_IN14           | 36    | Analog Input                   | Analog input for +0.984V S/B monitoring, nominal <sup>3</sup> / <sub>4</sub> scale reading. |
|                   |       | (Gbit_Core)                    |                                                                                             |
| AD_IN15           | 37    | Analog Input (-12V)            | Analog input for -12V monitoring. External resistors required to scale                      |
|                   |       |                                | to positive level. Full scale reading at 1.236V, , nominal 3/4 scale                        |
|                   |       |                                | reading. This pin may also be used to monitor an analog                                     |
|                   |       |                                | temperature sensor such as the LM60, since readings from this                               |
|                   |       |                                | input can be routed to the fan control logic.                                               |
| Address Select    | 38    | 3 level analog input           | This input selects the lower two bits of the LM94 SMBus slave                               |
|                   |       |                                | address.                                                                                    |
| 3.3V SB (AD_IN16) | 39    | POWER (V <sub>DD</sub> ) +3.3V | $V_{DD}$ power input for LM94. Generally this is connected to +3.3V                         |
|                   | 03    | standby power                  | standby power.                                                                              |
|                   |       | standby power                  |                                                                                             |
|                   |       |                                | The LM94 can be powered by +3.3V if monitoring in low power                                 |
|                   |       |                                | states is not required, but power should be applied to this input                           |
|                   |       |                                | before any other pins.                                                                      |
|                   |       |                                | This pin also serves as the analog input to monitor the 3.3V                                |
|                   |       |                                | stand-by (SB) voltage. It is necessary to bypass this pin with a 0.1                        |
|                   |       |                                | $\mu F$ in parallel with 100 pF. A bulk capacitance of 10 $\mu F$ should be in              |
|                   |       |                                | the near vicinity. The 100 pF should be closest to the power pin.                           |
| GND               | 40    | GROUND                         | Digital Ground. Digital ground and analog ground need to be tied                            |
|                   |       |                                | together at the chip then both taken to a low noise system ground.                          |
|                   |       |                                | A voltage difference between analog and digital ground may cause                            |
|                   |       |                                | erroneous results.                                                                          |
| PWM1              | 41    | Digital Output                 | Fan control output 1.                                                                       |
|                   |       | (Open-Drain)                   |                                                                                             |
| PWM2              | 42    | Digital Output                 | Fan control output 2                                                                        |
| =                 |       | (Open-Drain)                   |                                                                                             |
| P1_VID0/P1_VID7   | 43    | Digital Input                  | Voltage Identification signal from the processor. Supports TTL input                        |
|                   | 43    | Digital Input                  | logic levels and AGTL compatible input logic levels.                                        |
|                   | 4.4   | D' 1 LL I                      |                                                                                             |
| P1_VID1           | 44    | Digital Input                  | Voltage Identification signal from the processor. Supports TTL input                        |
|                   |       |                                | logic levels and AGTL compatible input logic levels.                                        |
| P1_VID2           | 45    | Digital Input                  | Voltage Identification signal from the processor. Supports TTL input                        |
|                   |       |                                | logic levels and AGTL compatible input logic levels.                                        |
| P1_VID3           | 46    | Digital Input                  | Voltage Identification signal from the processor. Supports TTL input                        |
|                   |       |                                | logic levels and AGTL compatible input logic levels.                                        |
| P1_VID4           | 47    | Digital Input                  | Voltage Identification signal from the processor. Supports TTL input                        |
|                   |       |                                | logic levels and AGTL compatible input logic levels.                                        |
| P1_VID5           | 48    | Digital Input                  | Voltage Identification signal from the processor. Supports TTL input                        |
| *                 |       |                                | logic levels and AGTL compatible input logic levels.                                        |
| P1_PROCHOT        | 40    |                                | Connected to CPU1 PROCHOT (processor hot) signal through a                                  |
|                   | 49    | Digital I/O                    |                                                                                             |
|                   |       | (Open-Drain)                   | bidirectional level shifter. Supports TTL input logic levels and AGTL                       |
|                   |       |                                | compatible input logic levels.                                                              |
| P2_PROCHOT        | 50    | Digital I/O                    | Connected to CPU2 PROCHOT (processor hot) signal through a                                  |
|                   |       | (Open-Drain)                   | bidirectional level shifter. Supports TTL input logic levels and AGTL                       |
|                   | 1     | 1                              | compatible input logic levels.                                                              |

回上M94

## 9.0 Pin Descriptions (Continued)

| 询 <del>"LM94CIMT"供</del> 应 | 【商    |               |                                                                      |
|----------------------------|-------|---------------|----------------------------------------------------------------------|
| Symbol                     | Pin # | Туре          | Function                                                             |
| P2_VID0/P2_VID7            | 51    | Digital Input | Voltage Identification signal from the processor. Supports TTL input |
|                            |       |               | logic levels and AGTL compatible input logic levels.                 |
| P2_VID1                    | 52    | Digital Input | Voltage Identification signal from the processor. Supports TTL input |
|                            |       |               | logic levels and AGTL compatible input logic levels.                 |
| P2_VID2                    | 53    | Digital Input | Voltage Identification signal from the processor. Supports TTL input |
|                            |       |               | logic levels and AGTL compatible input logic levels.                 |
| P2_VID3                    | 54    | Digital Input | Voltage Identification signal from the processor. Supports TTL input |
|                            |       |               | logic levels and AGTL compatible input logic levels.                 |
| P2_VID4                    | 55    | Digital Input | Voltage Identification signal from the processor. Supports TTL input |
|                            |       |               | logic levels and AGTL compatible input logic levels.                 |
| P2_VID5                    | 56    | Digital Input | Voltage Identification signal from the processor. Supports TTL input |
|                            |       |               | logic levels and AGTL compatible input logic levels.                 |

The over-score indicates the signal is active low ("Not").

#### **10.0 Recommended Implementation**



# **10.0 Recommended Implementation** (Continued) 查询"LM94CIMT"供应商



Note: 100 pF cap across each thermal diode is optional and should be placed close to the LM94, if used. The maximum capacitance between thermal diode pins is 300 pF.

Thermal diode recommended implementation

## **11.0 Functional Description**

The LM94 provides 16 channels of voltage monitoring, 4 remote thermal diode monitors, an internal/local ambient temperature sensor, 2 PROCHOT monitors, 4 fan tachometers, 8 GPIOs, THERMTRIP monitor for masking error events, 2 sets of 7 VID inputs, an ALERT output and all the associated limit registers on a single chip, and communicates to the rest of the baseboard over the System Management Bus (SMBus). The LM94 also provides 2 PWM outputs and associated fan control logic for controlling the speed of system fans. There are two sets of fan control logic, a lookup table and a PI (proportional/integral) loop controller. The lookup table and PI controller are interactive, such that the fans run at the fastest required speed. Upon a temperature or fan tach error event, the PWM outputs may be programmed such that they automatically boost to 100% duty cycle. A timer is included that sets the minimum time that the fans are in the boost condition when activated by a fan tach error.

The LM94 incorporates National Semiconductor's TruTherm technology for precision "Remote Diode" readings of processors on 90nm process geometry or smaller. Readings from the external thermal diodes and the internal temperature sensor are made available as an 9-bit two's-complement digital value with the LSb representing 0.5°C. Filtered temperature readings are available as a 12-bit two's-complement digital value with the LSb representing 0.0625°C.

All but 4 of the analog inputs include internal scaling resistors. External scaling resistors are required for measuring  $\pm 12$ V. The inputs are converted to 8-bit digital values such that a nominal voltage appears at  $\frac{3}{4}$  scale for positive voltages and  $\frac{1}{4}$  scale for negative voltages. The analog inputs are intended to be connected to both baseboard resident VRDs and to standard voltage rails supplied by a SSI compliant power supply.

The LM94 has logic that ties a set of dynamically moving VID inputs to their associated Vccp analog input for real time window comparison fault determination. Voltage mapping for VRD10, VRD10 extended and VRD11are supported by the LM94. When VRD10 mode is selected GPI8 and GPI9 can be used to detect external error flags whose state is be reflected in the status registers.

Error events are captured in two sets of mirrored status registers (BMC Error Status Registers and Host Status Registers) allowing two controllers access to the status information without any interference.

The LM94's ALERT output supports interrupt mode or comparator mode of operation. The comparator mode is only functional for thermal monitoring.

The LM94 provides a number of internal registers, which are detailed in the register section of this document.

# 12.0 Please contact your local sales office for complete LM94 applications information.

#### **13.0 Registers**

#### **13.1 REGISTER WARNINGS**

In most cases, reserved registers and register bits return zero when read. This should not be relied upon, since reserved registers can be used for future expansion of the LM94 functions.

Some registers have "N/D" for their default value. This means that the power-up default of the register is not defined. In the case of value registers, care should be taken to ensure that software does not read a value register until the associated measurement function has acquired a measurement. This applies to temperatures, voltages, fan RPM, and PROCHOT monitoring.

# る 13.0 Registers (Continued) 查词"LY2REGISTER (Continued) 本語の語名の

|        |                                         | Term    |          | Description                             |                                                                |
|--------|-----------------------------------------|---------|----------|-----------------------------------------|----------------------------------------------------------------|
|        |                                         | N/D     | Not D    | -                                       |                                                                |
|        |                                         | N/A     |          | oplicable                               | —                                                              |
|        |                                         | R       | Read     |                                         |                                                                |
|        |                                         | R/W     |          | or Write                                |                                                                |
|        |                                         | RWC     |          | or Write to Clear                       |                                                                |
|        |                                         |         |          |                                         |                                                                |
| Lock   | Register Name                           |         | Address  |                                         | Description                                                    |
| FACTO  | DRY REGISTERS                           |         |          | -                                       |                                                                |
| x      | XOR Test                                | (       | 00h      | Used to set the X                       | OR test tree mode                                              |
|        | SMBus Test                              | (       | 01h      | SMBus read/write                        | test register                                                  |
|        | Reserved                                | (       | )2h-04h  |                                         |                                                                |
| "REMO  | OTE DIODE" MODE SELECT                  |         |          | 1                                       |                                                                |
| x      | Transistor Mode Select                  |         | )5h      |                                         | de (default) or Transistor Mode for "Remote                    |
|        |                                         |         |          | Diode" measurem                         | ents                                                           |
| VALUE  | E REGISTER SECTION 1                    |         |          |                                         |                                                                |
|        | Zone 1b (CPU1 Diode b) Temp             |         | 06h      | Measured value o                        | f remote thermal diode temperature channe                      |
|        | Zone 2b (CPU2 Diode b) Temp             |         | )7h      | Measured value o<br>2b                  | f remote thermal diode temperature channe                      |
|        | Zone 1b (CPU1 Diode b) Filtered<br>Temp | ) b     | )8h      | Filtered value of re                    | emote thermal diode temperature channel 1                      |
|        | Zone 2b (CPU2 Diode b) Fitlered<br>Temp | ) b     | )9h      | Filtered value of re                    | emote thermal diode temperature channel 2                      |
|        | PWM1 8-bit Duty Cycle Value             | (       | )Ah      | 8- bit value of the                     | PWM1 duty cycle.                                               |
|        | PWM2 8-bit Duty Cycle Value             | (       | )Bh      | 8-bit value of the I                    | PWM2 duty cycle                                                |
| HIGH I | RESOLUTION PWM OVERIDE RE               | GISTERS | 6        | •                                       |                                                                |
| x      | PWM1 Duty Cycle Override (low byte)     |         | )Ch      | Lower byte of the                       | high resolution PWM1 duty cycle register                       |
| x      | PWM1 Duty Cycle Override (high byte)    | h (     | )Dh      | Upper byte of the                       | high resolution PWM1 duty cycle register                       |
| x      | PWM2 Duty Cycle Override (low byte)     |         | )Eh      | Lower byte of the                       | high resolution PWM2 duty cycle register                       |
| x      | PWM2 Duty Cycle Override (high<br>byte) | h (     | )Fh      | Upper byte of the                       | high resolution PWM2 duty cycle register                       |
| EXTEN  | IDED RESOLUTION TEMPERATU               |         | JE REGIS | J<br>STERS                              |                                                                |
|        | Z1a_LSB                                 |         | 10h      | 1                                       | extended resolution unfiltered temperature                     |
|        |                                         |         |          | value register, lea                     | -                                                              |
|        | Z1a_MSB                                 |         | 11h      | -                                       | extended resolution unfiltered temperature                     |
|        |                                         |         |          | value register, mo                      | st-significant byte                                            |
|        | Z1b_LSB                                 |         | 12h      |                                         | extended resolution unfiltered temperature                     |
|        |                                         |         |          | value register, lea                     |                                                                |
|        | Z1b_MSB                                 |         | 13h      | Zone 1b (CPU1) e<br>value register, mo  | extended resolution unfiltered temperature st-significant byte |
|        | Z2a_LSB                                 |         | 14h      | Zone 2a (CPU2) e<br>value register, lea | extended resolution unfiltered temperature st-significant-byte |
|        | Z2a_MSB                                 |         | 15h      | Zone 2a (CPU2) e                        | extended resolution unfiltered temperature st-significant byte |

| ock  | <u>≦询"LM94CIMT"供应商</u><br>└───── <del>R</del> egister Name── | Address     | Description                                                                                      |
|------|--------------------------------------------------------------|-------------|--------------------------------------------------------------------------------------------------|
| EXTE | ENDED RESOLUTION TEMPERATURE                                 | VALUE REGIS | TERS                                                                                             |
|      | Z2b_LSB                                                      | 16h         | Zone 2b (CPU2) extended resolution unfiltered temperature                                        |
|      |                                                              |             | value register, least-significant-byte                                                           |
|      | Z2b_MSB                                                      | 17h         | Zone 2b (CPU2) extended resolution unfiltered temperature                                        |
|      |                                                              |             | value register, most-significant byte                                                            |
|      | Z1a_F_LSB                                                    | 18h         | Zone 1a (CPU1) extended resolution filtered temperature value                                    |
|      |                                                              | 19h         | register, least-significant byte                                                                 |
|      | Z1a_F_MSB                                                    | ran         | Zone 1a (CPU1) extended resolution filtered temperature value<br>register, most-significant byte |
|      | Z1b_F_LSB                                                    | 1Ah         | Zone 1b (CPU1) extended resolution filtered temperature value                                    |
|      |                                                              |             | register, least-significant-byte                                                                 |
|      | Z1b_F_MSB                                                    | 1Bh         | Zone 1b (CPU1) extended resolution filtered temperature value                                    |
|      |                                                              |             | register, most-significant byte                                                                  |
|      | Z2a_F_LSB                                                    | 1Ch         | Zone 2a (CPU2) extended resolution filtered temperature value                                    |
|      |                                                              |             | register, least-significant-byte                                                                 |
|      | Z2a_F_MSB                                                    | 1Dh         | Zone 2a (CPU2) extended resolution filtered temperature value                                    |
|      |                                                              |             | register, most-significant byte                                                                  |
|      | Z2b_F_LSB                                                    | 1Eh         | Zone 2b (CPU2) extended resolution filtered temperature value                                    |
|      |                                                              |             | register, least-significant-byte                                                                 |
|      | Z2b_F_MSB                                                    | 1Fh         | Zone 2b (CPU2) extended resolution filtered temperature value                                    |
|      | 70.1.00                                                      | 0.01        | register, most-significant byte                                                                  |
|      | Z3_LSB                                                       | 20h         | Zone 3 (Internal) extended resolution temperature value register, least-significant byte         |
|      | Z3_MSB                                                       | 21h         | Zone 3 (Internal) extended resolution temperature value                                          |
|      | 23_1100                                                      | 2           | register, least-significant byte                                                                 |
|      | Z4_LSB                                                       | 22h         | Zone 4 (External Digital) extended resolution temperature value                                  |
|      |                                                              |             | register, most-significant byte                                                                  |
|      | Z4_MSB                                                       | 23h         | Zone 4 (External Digital) extended resolution temperature value                                  |
|      |                                                              |             | register, least-significant byte                                                                 |
|      |                                                              |             |                                                                                                  |
|      | Reserved                                                     | 24h-30h     |                                                                                                  |
| 2110 | OOP AND FAN CONTROL SETUP REG                                |             |                                                                                                  |
| (    | Temperature Source Select                                    | 31h         | Selects the temperature source for some temperature zones.                                       |
| <    | PWM Filter Settings                                          | 32h         | Sets the IIR filter coefficients for the PWM outputs for low                                     |
|      |                                                              |             | resolution sources                                                                               |
| <    | PWM1 Filter Shutoff Threshold                                | 33h         | PWM1 Filter Shutoff Threshold                                                                    |
| <    | PWM2 Filter Shutoff Threshold                                | 34h         | PWM2 Filter Shutoff Threshold                                                                    |
| (    | PI/LUT Fan Control Bindings                                  | 35h         | PI/LUT fan control binding configuration                                                         |
| <    | PI Controller Minimum PWM and                                | 36h         | PI Controller Minimum PWM and Hysteresis settings                                                |
|      | Hysteresis                                                   |             |                                                                                                  |
| (    | Zone 1 Tcontrol                                              | 37h         | Zone 1 (CPU1) PI Controller Target Temperature (Tcontrol)                                        |
| (    | Zone 2 Tcontrol                                              | 38h         | Zone 2 (CPU2) PI Controller Target Temperature (Tcontrol)                                        |
| <    | Zone 1 Toff                                                  | 39h         | Zone 1 (CPU1) PI Controller Off Temperature (Toff)                                               |
| (    | Zone 2 Toff                                                  | 3Ah         | Zone 2 (CPU2) PI Controller Off Temperature (Toff)                                               |
| (    | P Coefficient                                                | 3Bh         | PI controller proportional coefficient                                                           |
| (    | I Coefficient                                                | 3Ch         | PI controller integral coefficient                                                               |
|      | PI Exponents                                                 | 3Dh         | PI controller coefficient exponents                                                              |
| JEVI | ICE IDENTIFICATION REGISTERS                                 |             |                                                                                                  |

回来LM94

| 1 <b>3.0 Registers</b> (Continued)<br>.M94CIMT"供应商<br>.ock Register Name | Address | Description                                                                       |
|--------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------|
| I LOOP AND FAN CONTROL SETUP REG                                         | ISTERS  |                                                                                   |
| Version/Stepping                                                         | 3Fh     | Contains code for major and minor revisions                                       |
| BMC ERROR STATUS REGISTERS                                               |         |                                                                                   |
| B_Error Status 1                                                         | 40h     | BMC error status register 1                                                       |
| B_Error Status 2                                                         | 41h     | BMC error register 2                                                              |
| B_Error Status 3                                                         | 42h     | BMC error register 3                                                              |
| B_Error Status 4                                                         | 43h     | BMC error register 4                                                              |
| B_P1_PROCHOT Error Status                                                | 44h     | BMC error register for P1_PROCHOT                                                 |
| B_P2_PROCHOT Error Status                                                | 45h     | BMC error register for P2_PROCHOT                                                 |
| B_GPI Error Status                                                       | 46h     | BMC error register for GPIs                                                       |
| B_Fan Error Status                                                       | 47h     | BMC error register for Fans                                                       |
| IOST ERROR STATUS REGISTERS                                              | I       |                                                                                   |
| H_Error Status 1                                                         | 48h     | HOST error status register 1                                                      |
| H_Error Status 2                                                         | 49h     | HOST error register 2                                                             |
| H_Error Status 3                                                         | 4Ah     | HOST error register 3                                                             |
| H_Error Status 4                                                         | 4Bh     | HOST error register 4                                                             |
| H_P1_PROCHOT Error Status                                                | 4Ch     | HOST error register for P1_PROCHOT                                                |
| H_P2_PROCHOT Error Status                                                | 4Dh     | HOST error register for P2_PROCHOT                                                |
| H_GPI Error Status                                                       | 4Eh     | HOST error register for GPIs                                                      |
| H_Fan Error Status                                                       | 4Fh     | HOST error register for Fans                                                      |
| ALUE REGISTERS SECTION 2                                                 |         | 6                                                                                 |
| Zone 1a (CPU1) Temp                                                      | 50h     | Measured value of remote thermal diode temperature channe                         |
|                                                                          |         | 1a                                                                                |
| Zone 2a (CPU2) Temp                                                      | 51h     | Measured value of remote thermal diode temperature channe                         |
|                                                                          |         | 2a                                                                                |
| Zone 3 (Internal) Temp                                                   | 52h     | Measured temperature from on-chip sensor                                          |
| Zone 4 (External Digital) Temp                                           | 53h     | Measured temperature from external temperature sensor                             |
| Zone 1a (CPU1) Filtered Temp                                             | 54h     | Filtered value of remote thermal diode temperature channel 1                      |
| Zone 2a (CPU2) Filtered Temp                                             | 55h     | Filtered value of remote thermal diode temperature channel 2                      |
| AD_IN1 Voltage                                                           | 56h     | Measured value of AD_IN1                                                          |
| AD_IN2 Voltage                                                           | 57h     | Measured value of AD_IN2                                                          |
| AD_IN3 Voltage                                                           | 58h     | Measured value of AD_IN3                                                          |
| AD_IN4 Voltage                                                           | 59h     | Measured value of AD_IN4                                                          |
| AD_IN5 Voltage                                                           | 5Ah     | Measured value of AD_IN5                                                          |
| AD IN6 Voltage                                                           | 5Bh     | Measured value of AD_IN6                                                          |
| AD_IN7 Voltage                                                           | 5Ch     | Measured value of AD_IN7                                                          |
| AD_IN8 Voltage                                                           | 5Dh     | Measured value of AD_IN8                                                          |
| AD_IN9 Voltage                                                           | 5Eh     | Measured value of AD_IN9                                                          |
| AD_IN10 Voltage                                                          | 5Fh     | Measured value of AD_IN10                                                         |
| AD_IN11 Voltage                                                          | 60h     | Measured value of AD_IN11                                                         |
| AD_IN12 Voltage                                                          | 61h     | Measured value of AD_IN12                                                         |
| AD_IN13 Voltage                                                          | 62h     | Measured value of AD_IN13                                                         |
| AD_IN14 Voltage                                                          | 63h     | Measured value of AD_IN14                                                         |
| AD_IN15 Voltage                                                          | 64h     | Measured value of AD_IN15                                                         |
| AD_IN16 Voltage                                                          | 65h     | Measured value of AD_IN13<br>Measured value of AD_IN16 (V <sub>DD</sub> 3.3V S/B) |
|                                                                          | 001     |                                                                                   |
| Reserved                                                                 |         |                                                                                   |
|                                                                          |         |                                                                                   |
| Current P1_PROCHOT                                                       | 67h     | Measured P1_PROCHOT throttle percentage                                           |

| ock        | <del>询"LM94CIMT"供应商<br/>Register Name</del> | Address       | Description                                                                             |
|------------|---------------------------------------------|---------------|-----------------------------------------------------------------------------------------|
| <b>ALU</b> | E REGISTERS SECTION 2                       |               | •                                                                                       |
|            | Average P1_PROCHOT                          | 68h           | Average P1_PROCHOT throttle percentage                                                  |
|            | Current P2_PROCHOT                          | 69h           | Measured P2_PROCHOT throttle percentage                                                 |
|            | Average P2_PROCHOT                          | 6Ah           | Average P2_PROCHOT throttle percentage                                                  |
|            | GPI State                                   | 6Bh           | Current GPIO state                                                                      |
|            | P1_VID                                      | 6Ch           | Current VID value of Processor 1                                                        |
|            | P2_VID                                      | 6Dh           | Current VID value of Processor 2                                                        |
|            | FAN Tach 1 LSB                              | 6Eh           | Measured FAN Tach 1 LSB                                                                 |
|            | FAN Tach 1 MSB                              | 6Fh           | Measured FAN Tach 1 MSB                                                                 |
|            | FAN Tach 2 LSB                              | 70h           | Measured FAN Tach 2 LSB                                                                 |
|            | FAN Tach 2 MSB                              | 71h           | Measured FAN Tach 2 MSB                                                                 |
|            | FAN Tach 3 LSB                              | 72h           | Measured FAN Tach 3 LSB                                                                 |
|            | FAN Tach 3 MSB                              | 72h           | Measured FAN Tach 3 MSB                                                                 |
|            | FAN Tach 4 LSB                              | 74h           | Measured FAN Tach 4 LSB                                                                 |
|            | FAN Tach 4 MSB                              | 75h           | Measured FAN Tach 4 MSB                                                                 |
|            |                                             |               |                                                                                         |
|            | Reserved                                    | 76h-77h       |                                                                                         |
| MP         | ERATURE LIMIT REGISTERS                     |               |                                                                                         |
|            | Zone 1 (CPU1) Low Temp                      | 78h           | Low limit for external thermal diode temperature channel 1 (D measurement               |
|            | Zone 1 (CPU1) High Temp                     | 79h           | High limit for external thermal diode temperature channel 1 (D1) measurement            |
|            | Zone 2 (CPU2) Low Temp                      | 7Ah           | Low limit for external thermal diode temperature channel 2 (D measurement               |
|            | Zone 2 (CPU2) High Temp                     | 7Bh           | High limit for external thermal diode temperature channel 2 (D2) measurement            |
|            | Zone 3 (Internal) Low Temp                  | 7Ch           | Low limit for local temperature measurement                                             |
|            | Zone 3 (Internal) High Temp                 | 7Dh           | High limit for local temperature measurement                                            |
|            | Zone 4 (External Digital) Low Temp          | 7Eh           | Low limit for external digital temperature sensor                                       |
|            | Zone 4 (External Digital) High Temp         | 7Fh           | High limit for external digital temperature sensor                                      |
|            | Fan Boost Temp Zone 1                       | 80h           | Zone 1 (CPU1) fan boost temperature                                                     |
|            | Fan Boost Temp Zone 2                       | 81h           | Zone 2 (CPU2) fan boost temperature                                                     |
|            | Fan Boost Temp Zone 3                       | 82h           | Zone 3 (Internal) fan boost temperature                                                 |
|            | Fan Boost Temp Zone 4                       | 83h           | Zone 4 (External Digital) fan boost temperature                                         |
|            | Zone1 and Zone 2 Hysteresis                 | 84h           | Zone 1 and Zone 2 hysteresis for limit comparisons                                      |
|            | Zone 3 and Zone 4 Hysteresis                | 85h           | Zone 3 and Zone 4 hysteresis for limit comparisons                                      |
|            | Reserved                                    | 86h-8Dh       |                                                                                         |
| ONE        | 1b and 2b TEMPERATURE READING               | <br>ADJUSTMEN | T REGISTERS                                                                             |
|            | Zone 1b Temp Adjust                         | 8Eh           | Allows all Zone 1b temperature measurements to be adjusted<br>by a programmable offset. |
|            | Zone 2b Temp Adjust                         | 8Fh           | Allows all Zone 2b temperature measurements to be adjusted by a programmable offset.    |

| <u>194CIMT"供应商</u><br><del>ɒk   Regis</del> ter Name | Address | Description                                                                   |
|------------------------------------------------------|---------|-------------------------------------------------------------------------------|
| HER LIMIT REGISTERS                                  | I       |                                                                               |
| AD_IN1 Low Limit                                     | 90h     | Low limit for analog input 1 measurement                                      |
| AD_IN1 High Limit                                    | 91h     | High limit for analog input 1 measurement                                     |
| AD_IN2 Low Limit                                     | 92h     | Low limit for analog input 2 measurement                                      |
| AD_IN2 High Limit                                    | 93h     | High limit for analog input 2 measurement                                     |
| AD_IN3 Low Limit                                     | 94h     | Low limit for analog input 3 measurement                                      |
| AD_IN3 High Limit                                    | 95h     | High limit for analog input 3 measurement                                     |
| AD_IN4 Low Limit                                     | 96h     | Low limit for analog input 4 measurement                                      |
| AD_IN4 High Limit                                    | 97h     | High limit for analog input 4 measurement                                     |
| AD_IN5 Low Limit                                     | 98h     | Low limit for analog input 5 measurement                                      |
| AD_IN5 High Limit                                    | 99h     | High limit for analog input 5 measurement                                     |
| AD_IN6 Low Limit                                     | 9Ah     | Low limit for analog input 6 measurement                                      |
| AD_IN6 High Limit                                    | 9Bh     | High limit for analog input 6 measurement                                     |
| AD_IN7 Low Limit                                     | 9Ch     | Low limit for analog input 7 measurement                                      |
| AD_IN7 High Limit                                    | 9Dh     | High limit for analog input 7 measurement                                     |
| AD_IN8 Low Limit                                     | 9Eh     | Low limit for analog input 8 measurement                                      |
| AD_IN8 High Limit                                    | 9Fh     | High limit for analog input 8 measurement                                     |
| AD_IN9 Low Limit                                     | A0h     | Low limit for analog input 9 measurement                                      |
| AD_IN9 High Limit                                    | A1h     | High limit for analog input 9 measurement                                     |
| AD_IN10 Low Limit                                    | A2h     | Low limit for analog input 10 measurement                                     |
| AD_IN10 High Limit                                   | A3h     | High limit for analog input 10 measurement                                    |
| AD_IN11 Low Limit                                    | A4h     | Low limit for analog input 11 measurement                                     |
| AD_IN11 High Limit                                   | A5h     | High limit for analog input 11 measurement                                    |
| AD_IN12 Low Limit                                    | A6h     | Low limit for analog input 12 measurement                                     |
| AD_IN12 High Limit                                   | A7h     | High limit for analog input 12 measurement                                    |
| AD_IN13 Low Limit                                    | A8h     | Low limit for analog input 13 measurement                                     |
| AD_IN13 High Limit                                   | A9h     | High limit for analog input 13 measurement                                    |
| AD_IN14 Low Limit                                    | AAh     | Low limit for analog input 14 measurement                                     |
| AD_IN14 High Limit                                   | ABh     | High limit for analog input 14 measurement                                    |
| AD_IN15 Low Limit                                    | ACh     | Low limit for analog input 15 measurement                                     |
| AD_IN15 High Limit                                   | ADh     | High limit for analog input 15 measurement                                    |
| AD_IN16 Low Limit                                    | AEh     | Low limit for analog input 16 measurement                                     |
| AD_IN16 High Limit                                   | AFh     | High limit for analog input 16 measurement                                    |
| P1_PROCHOT User Limit                                | B0h     | User settable limit for P1_PROCHOT                                            |
| P2_PROCHOT User Limit                                | B1h     | User settable limit for P2_PROCHOT                                            |
| Vccp1 Limit Offsets                                  | B2h     | VID offset values for window comparator for CPU1 Vccp                         |
| Vccp2 Limit Offsets                                  | B3h     | (AD_IN7)<br>VID offset values for window comparator for CPU2 Vccp<br>(AD_IN8) |
|                                                      |         |                                                                               |
| FAN Tach 1 Limit LSB                                 | B4h     | FAN Tach 1 Limit LSB                                                          |
| FAN Tach 1 Limit MSB                                 | B5h     | FAN Tach 1 Limit MSB                                                          |
| FAN Tach 2 Limit LSB                                 | B6h     | FAN Tach 2 Limit LSB                                                          |
| FAN Tach 2 Limit MSB                                 | B7h     | FAN Tach 2 Limit MSB                                                          |
| FAN Tach 3 Limit LSB                                 | B8h     | FAN Tach 3 Limit LSB                                                          |
| FAN Tach 3 Limit MSB                                 | B9h     | FAN Tach 3 Limit MSB                                                          |

| 查询"LM94CIMT"供应商<br>Lock |                                   |     |                                                                                                                                                                 |  |  |  |
|-------------------------|-----------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                         |                                   |     | 2000.p.00                                                                                                                                                       |  |  |  |
|                         | FAN Tach 4 Limit MSB              | BBh | FAN Tach 4 Limit MSB                                                                                                                                            |  |  |  |
| ETU                     | P REGISTERS                       |     | I                                                                                                                                                               |  |  |  |
|                         | Special Function Control 1        | BCh | Controls the hysteresis for voltage limit comparisons. Also selects filtered or unfiltered temperature usage for temperature limit comparisons and fan control. |  |  |  |
|                         | Special Function Control 2        | BDh | Enables smart tach detection. Also selects 0.5°C or 1.0°C resolution for fan control.                                                                           |  |  |  |
| x                       | GPI / VID Level Control           | BEh | Control the input threshold levels for the P1_VIDx, P2_VIDx and GPIO_x inputs.                                                                                  |  |  |  |
| x                       | PWM Ramp Control                  | BFh | Controls the ramp rate of the PWM duty cycle when<br>VRDx_HOT is asserted, as well as the ramp rate when<br>PROCHOT exceeds the user threshold.                 |  |  |  |
| x                       | Fan Boost Hysteresis (Zones 1/2)  | C0h | Fan Boost Hysteresis for zones 1 and 2                                                                                                                          |  |  |  |
| <                       | Fan Boost Hysteresis (Zones 3/4)  | C1h | Fan Boost Hysteresis for zones 3 and 4                                                                                                                          |  |  |  |
| (                       | Zones 1/2 Spike Smoothing Control | C2h | Configures Spike Smoothing for zones 1 and 2                                                                                                                    |  |  |  |
| K                       | LUT 1/2 MinPWM and Hysteresis     | C3h | Controls MinPWM and hysteresis setting for LUT 1 and 2 auto-fan control                                                                                         |  |  |  |
| x                       | LUT 3/4 MinPWM and Hysteresis     | C4h | Controls MinPWM and hysteresis setting for LUT 3 and 4 auto-fan control                                                                                         |  |  |  |
|                         | GPO                               | C5h | Controls the output state of the GPIO pins                                                                                                                      |  |  |  |
|                         | PROCHOT Control                   | C6h | Controls assertion of P1_PROCHOT or P2_PROCHOT                                                                                                                  |  |  |  |
|                         | PROCHOT Time Interval             | C7h | Configures the time window over which the PROCHOT inputs are measured                                                                                           |  |  |  |
| x                       | PWM1 Control 1                    | C8h | Controls PWM control source bindings.                                                                                                                           |  |  |  |
| x                       | PWM1 Control 2                    | C9h | Controls PWM override and output polarity                                                                                                                       |  |  |  |
| ĸ                       | PWM1 Control 3                    | CAh | Controls PWM spin-up duration and duty cycle                                                                                                                    |  |  |  |
| x                       | PWM1 Control 4                    | CBh | Frequency control for PWM1.                                                                                                                                     |  |  |  |
|                         |                                   |     |                                                                                                                                                                 |  |  |  |
| x                       | PWM2 Control 1                    | CCh | Controls PWM control source bindings.                                                                                                                           |  |  |  |
| x                       | PWM2 Control 2                    | CDh | Controls PWM override and output polarity                                                                                                                       |  |  |  |
| x                       | PWM2 Control 3                    | CEh | Controls PWM spin-up duration and duty cycle                                                                                                                    |  |  |  |
| х                       | PWM2 Control 4                    | CFh | Frequency control for PWM2                                                                                                                                      |  |  |  |
| x                       | LUT 1 Base Temperature            | D0h | Base temperature to which look-up table offset is applied for LUT 1                                                                                             |  |  |  |
| x                       | LUT 2 Base Temperature            | D1h | Base temperature to which look-up table offset is applied for LUT 2                                                                                             |  |  |  |
| х                       | LUT 3 Base Temperature            | D2h | Base temperature to which look-up table offset is applied for LUT 3                                                                                             |  |  |  |
| x                       | LUT 4 Base Temperature            | D3h | Base temperature to which look-up table offset is applied for LUT 4                                                                                             |  |  |  |
| ĸ                       | Step 2 Temp Offset                | D4h | Step 2 LUT 1/2 and LUT 3/4 Offset Temperatures                                                                                                                  |  |  |  |
| (                       | Step 3 Temp Offset                | D5h | Step 3 LUT 1/2 and LUT 3/4 Offset Temperatures                                                                                                                  |  |  |  |
| ĸ                       | Step 4 Temp Offset                | D6h | Step 4 LUT 1/2 and LUT 3/4 Offset Temperatures                                                                                                                  |  |  |  |
| x                       | Step 5 Temp Offset                | D7h | Step 5 LUT 1/2 and LUT 3/4 Offset Temperatures                                                                                                                  |  |  |  |

| ock  | <u>CIMT"供应商</u><br><del>Regis</del> ter Name | Address  | Description                                                 |
|------|----------------------------------------------|----------|-------------------------------------------------------------|
|      | REGISTERS                                    | /1441000 | Decemption                                                  |
|      | Step 6 Temp Offset                           | D8h      | Step 6 LUT 1/2 and LUT 3/4 Offset Temperatures              |
|      | Step 7 Temp Offset                           | D9h      | Step 7 LUT 1/2 and LUT 3/4 Offset Temperatures              |
|      | Step 8 Temp Offset                           | DAh      | Step 8 LUT 1/2 and LUT 3/4 Offset Temperatures              |
|      | Step 9 Temp Offset                           | DBh      | Step 9 LUT 1/2 and LUT 3/4 Offset Temperatures              |
|      | Step 10 Temp Offset                          | DCh      | Step 10 LUT 1/2 and LUT 3/4 Offset Temperatures             |
|      | Step 11 Temp Offset                          | DDh      | Step 11 LUT 1/2 and LUT 3/4 Offset Temperatures             |
|      | Step 12 Temp Offset                          | DEh      | Step 12 LUT 1/2 and LUT 3/4 Offset Temperatures             |
|      | Step 13 Temp Offset                          | DFh      | Step 13 LUT 1/2 and LUT 3/4 Offset Temperatures             |
|      |                                              |          |                                                             |
|      | TACH to PWM Binding                          | E0h      | Controls the tachometer input to PWM output binding         |
|      | Tach Boost Control                           | E1h      | Controls the fan boost function upon a tach error           |
|      | LM94 Status/Control                          | E2h      | Gives Master error status, ASF reset control and Max PWM    |
|      |                                              |          | control                                                     |
|      | LM94 Configuration                           | E3h      | Configures various outputs and provides START bit           |
| LEEP | STATE CONTROL AND MASK REG                   | ISTERS   |                                                             |
|      | Sleep State Control                          | E4h      | Used to communicate the system sleep state to the LM94      |
|      | S1 GPI Mask                                  | E5h      | Sleep state S1 GPI error mask register                      |
|      | S1 Fan Mask                                  | E6h      | Sleep state S1 fan tach error mask register                 |
|      | S3 GPI Mask                                  | E7h      | Sleep state S3 GPI error mask register                      |
|      | S3 Fan Mask                                  | E8h      | Sleep state S3 fan tach error mask register                 |
|      | S3 Temperature/Voltage Mask                  | E9h      | Sleep state S3 temperature or voltage error mask register   |
|      | S4/5 GPI Mask                                | EAh      | Sleep state S4/5 GPI error mask register                    |
|      | S4/5 Temperature/Voltage Mask                | EBh      | Sleep state S4/5 temperature or voltage error mask register |
| THEF | R MASK REGISTERS                             | •        | -                                                           |
|      | GPI Error Mask                               | ECh      | Error mask register for GPI faults                          |
|      | Miscellaneous Error Mask                     | EDh      | Error mask register for VRDx_HOT, GPI, and dynamic Vccp     |
|      |                                              |          | limit checking.                                             |
|      | 1a AND 2a TEMPERATURE READING                |          | T REGISTERS                                                 |
|      | Zone 1a Temp Adjust                          | EEh      | Allows all Zone 1a temperature measurements to be adjusted  |
|      |                                              |          | by a programmable offset                                    |
|      | Zone 2a Temp Adjust                          | EFh      | Allows all Zone 2a temperature measurements to be adjusted  |
|      |                                              |          | by a programmable offset                                    |
| LOCK | COMMANDS                                     |          | r                                                           |
|      | Block Write Command                          | F0h      | SMBus Block Write Command Code                              |
|      | Block Read Command                           | F1h      | SMBus Block Write/Read Process call                         |
|      | Fixed Block 0                                | F2h      | Fixed block code address 40h, size 8 bytes                  |
|      | Fixed Block 1                                | F3h      | Fixed block code address 48h, size 8 bytes                  |
|      | Fixed Block 2                                | F4h      | Fixed block code address 50h, size 6 bytes                  |
|      | Fixed Block 3                                | F5h      | Fixed block code address 56h, size 16 bytes                 |
|      | Fixed Block 4                                | F6h      | Fixed block code address 67h, size 4 bytes                  |
|      | Fixed Block 5                                | F7h      | Fixed block code address 6Eh, size 8 bytes                  |
|      | Fixed Block 6                                | F8h      | Fixed block code address 78h, size 12 bytes                 |
|      | Fixed Block 7                                | F9h      | Fixed block code address 90h, size 32 bytes                 |
|      | Fixed Block 8                                | FAh      | Fixed block code address B4h, size 8 bytes                  |
| I    | Fixed Block 9                                | FBh      | Fixed block code address C8h, size 8 bytes                  |

| Continued)<br>仕应商 |                                           |                                                                                             |
|-------------------|-------------------------------------------|---------------------------------------------------------------------------------------------|
|                   | ss Description                            |                                                                                             |
|                   |                                           |                                                                                             |
| FDh               | Fixed block code address E5h, size 9 byte | es                                                                                          |
|                   |                                           |                                                                                             |
| FEh-FF            | Fh Reserved for future commands           |                                                                                             |
|                   | FDh                                       | Address         Description           FDh         Fixed block code address E5h, size 9 byte |

Please contact your local sales office for complete LM94 applications information.

## ₩ 14.0 Absolute M 查询"**Lift Stift Sys**T(),供应商) 14.0 Absolute Maximum

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Positive Supply Voltage (V <sub>DD</sub> ) | 6.0V                               |
|--------------------------------------------|------------------------------------|
| Voltage on Any Digital Input or            | -0.3V to 6.0V                      |
| Output Pin                                 | (Except Analog                     |
|                                            | Inputs)                            |
| Voltage on +5V Input                       | -0.3V to +6.667V                   |
| Voltage at Positive Remote                 |                                    |
| Diode Inputs, AD_IN1, AD_IN2,              |                                    |
| AD_IN3, and AD_IN15 Inputs                 | –0.3V to (V <sub>DD</sub> + 0.05V) |
| Voltage at Other Analog Voltage            |                                    |
| Inputs                                     | -0.3V to +6.0V                     |
| Input Current at Thermal Diode             |                                    |
| Negative Inputs                            | ±1 mA                              |
| Input Current at any pin (Note 3)          | ±10mA                              |
| Package Input Current (Note 3)             | ±100 mA                            |
| Maximum Junction Temperature               |                                    |
| (Note 9)                                   |                                    |
| (T <sub>JMAX</sub> )                       | 150 °C                             |
|                                            |                                    |

| ESD Susceptibility (Note 4)                         |                 |  |  |  |
|-----------------------------------------------------|-----------------|--|--|--|
| Human Body Model                                    | 3 kV            |  |  |  |
| Machine Model                                       | 300V            |  |  |  |
| Charged Device Model                                | 750V            |  |  |  |
| Storage Temperature                                 | –65°C to +150°C |  |  |  |
| Soldering process must comply with National's       |                 |  |  |  |
| reflow temperature profile specifications. Refer to |                 |  |  |  |
| www.national.com/packaging/. (Note 5)               |                 |  |  |  |

#### 15.0 Operating Ratings (Notes 1, 2)

|                                         | $T_{MIN} \leq T_{A} \leq T_{MAX}$         |
|-----------------------------------------|-------------------------------------------|
| Operating Temperature Range             | $0^{\circ}C \leq T_{A} \leq +85^{\circ}C$ |
| Nominal Supply Voltage                  | 3.3V                                      |
| Supply Voltage Range (V <sub>DD</sub> ) | +3.0V to +3.6V                            |
| VID0-VID5                               | -0.05V to +5.5V                           |
| Digital Input Voltage Range             | -0.05V to                                 |
|                                         | $(V_{DD} + 0.05V)$                        |
| Package Thermal Resistance<br>(Note 6)  | 79°C/W                                    |

## **DC Electrical Characteristics**

The following limits apply for +3.0  $V_{DC}$  to +3.6  $V_{DC}$ , unless otherwise noted. Bold face limits apply for  $T_A = T_J$  over  $T_{MIN}$  to  $T_{MAX}$  of the operating range; all other limits  $T_A = T_J = 25^{\circ}$ C unless otherwise noted.  $T_A$  is the ambient temperature of the LM94;  $T_J$  is the junction temperature of the LM94;  $T_D$  is the junction temperature of the thermal diode.

| Symbol         | Parameter                                                                                                                  | Conditions                                                                        | Typical<br>(Note 9) | Limits<br>(Note 10) | Units<br>(Limits) |
|----------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------|---------------------|-------------------|
| POWER SUP      | PLY CHARACTERISTICS                                                                                                        |                                                                                   |                     |                     |                   |
|                | Power Supply Current                                                                                                       | Converting, Interface and<br>Fans Inactive, Peak<br>Current                       | 2                   | 2.75                | mA (max           |
|                |                                                                                                                            | Converting, Interface and<br>Fans Inactive, Average<br>Current                    | 1.6                 |                     | mA                |
|                | Power-On Reset Threshold Voltage                                                                                           |                                                                                   | 2                   | 1.6                 | V (min)           |
|                |                                                                                                                            |                                                                                   | 2                   | 2.7                 | V (max)           |
| TEMPERATU      | RE-TO-DIGITAL CONVERTER CHARACTERISTIC                                                                                     | S                                                                                 |                     |                     |                   |
|                | Local Temperature Accuracy Over Full Range                                                                                 | $0^{\circ}C \leq T_{A} \leq 85^{\circ}C$                                          | ±2                  | ±3                  | °C (max           |
|                |                                                                                                                            | $T_A = +55^{\circ}C$                                                              | ±1                  | ±2.5                | °C (max           |
|                | Local Temperature Resolution                                                                                               |                                                                                   | 1                   |                     | °C                |
|                | Remote Thermal Diode Temperature Accuracy<br>Over Full Range; targeted for a typical Pentium                               | $0^{\circ}C \le T_A \le 85^{\circ}C$<br>and $0^{\circ}C \le T_D \le 100^{\circ}C$ |                     | ±3                  | °C (max           |
|                | processor on 90 nm or 65 nm process(Note 8)                                                                                | $0^{\circ}C \le T_A \le 85^{\circ}C$<br>and $T_D = 70^{\circ}C$                   |                     | ±2.5                | °C (max           |
|                | Remote Thermal Diode Temperature Accuracy;<br>targeted for a typical Pentium processor on 90nm<br>or 65nm process (Note 8) | $0^{\circ}C \le T_A \le 85^{\circ}C$<br>and $25^{\circ}C \le T_D \le 70^{\circ}C$ | ±1                  |                     | °C                |
|                | Remote Temperature Resolution                                                                                              |                                                                                   | 1                   |                     | °C                |
|                | Thermal Diode Source Current                                                                                               | High Level                                                                        | 172                 | 230                 | µA (max           |
|                |                                                                                                                            | Low Level                                                                         | 10.75               |                     | μA                |
|                | Thermal Diode Current Ratio                                                                                                |                                                                                   | 16                  |                     |                   |
| T <sub>c</sub> | Total Monitoring Cycle Time                                                                                                |                                                                                   |                     | 100                 | ms (max           |

**DC Electrical Characteristics** (Continued) The Month Market AMT The Data to the state of the

| Symbol             | Parameter                                                                  | Conditions                  | Typical<br>(Note 9) | Limits<br>(Note 10) | Units<br>(Limits)                            |
|--------------------|----------------------------------------------------------------------------|-----------------------------|---------------------|---------------------|----------------------------------------------|
| ANALOG-TO          | -<br>DIGITAL VOLTAGE MEASUREMENT CONVERTE                                  | R CHARACTERISTICS           |                     |                     |                                              |
| TUE                | Total Unadjusted Error (Note 12)                                           |                             |                     |                     | % of                                         |
|                    |                                                                            |                             |                     | ±2                  | FS (max)                                     |
| DNL                | Differential Non-Linearity                                                 |                             | ±1                  |                     | LSB                                          |
| PSS                | Power Supply (V <sub>DD</sub> ) Sensitivity                                |                             |                     |                     | %/V (of                                      |
|                    |                                                                            |                             | ±1                  |                     | FS)                                          |
| T <sub>C</sub>     | Total Monitoring Cycle Time                                                |                             |                     | 100                 | ms (max)                                     |
|                    | Input Resistance for Inputs with Dividers                                  |                             | 200                 | 140                 | kΩ (min)                                     |
|                    | AD_IN1- AD_IN3 and AD_IN15 Analog Input                                    |                             |                     | 60                  | n ( ( m a ) (                                |
|                    | Leakage Current (Note 13)                                                  |                             |                     | 60                  | nA (max)                                     |
| REFERENCE          | E OUTPUT (V <sub>REF</sub> ) CHARACTERISTICS                               |                             |                     |                     |                                              |
|                    | Tolerance                                                                  |                             |                     | ±1                  | % (max)                                      |
| V <sub>REF</sub>   | Output Voltage (Note 14)                                                   |                             | 2 500               | 2.525               | V (max)                                      |
|                    |                                                                            |                             | 2.500               | 2.475               | V (min)                                      |
|                    | Load Regulation                                                            | I <sub>SOURCE</sub> = -2 mA | 0.1                 |                     | %                                            |
|                    |                                                                            | I <sub>SINK</sub> = 2 mA    | 0.1                 |                     | /0                                           |
| DIGITAL OU         | TPUTS: PWM1, PWM2                                                          |                             |                     |                     |                                              |
| I <sub>OL</sub>    | Maximum Current Sink                                                       |                             |                     | 8                   | mA (min)                                     |
| V <sub>OL</sub>    | Output Low Voltage                                                         | I <sub>OUT</sub> = 8.0 mA   |                     | 0.4                 | V (max)                                      |
| DIGITAL OU         | TPUTS: ALL                                                                 |                             |                     |                     |                                              |
| V <sub>OL</sub>    | Output Low Voltage (Note excessive current flow                            | I <sub>OUT</sub> = 4.0 mA   |                     | 0.4                 | V (min)                                      |
|                    | causes self-heating and degrades the internal                              | I <sub>OUT</sub> = 6 mA     |                     | 0.55                | <u>,</u> ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |
|                    | temperature accuracy.)                                                     |                             |                     | 0.55                | V (min)                                      |
| I <sub>он</sub>    | High Level Output Leakage Current                                          | $V_{OUT} = V_{DD}$          | 0.1                 | 10                  | μA (max)                                     |
| I <sub>OTMAX</sub> | Maximum Total Sink Current for all Digital Outputs                         |                             |                     | 32                  | mA (max)                                     |
|                    | Combined                                                                   |                             |                     |                     |                                              |
| Co                 | Digital Output Capacitance                                                 |                             | 20                  |                     | pF                                           |
| DIGITAL INF        |                                                                            | 1                           |                     | 1                   | 1                                            |
| V <sub>IH</sub>    | Input High Voltage Except Address Select                                   |                             |                     | 2.1                 | V (min)                                      |
| V <sub>IL</sub>    | Input Low Voltage Except Address Select                                    |                             |                     | 0.8                 | V (max)                                      |
| V <sub>IH</sub>    | Input High Voltage for Address Select                                      |                             |                     | 90% V <sub>DD</sub> | V (min)                                      |
| VIM                | Input Mid Voltage for Address Select                                       |                             |                     | $43\% V_{DD}$       | V (min)                                      |
|                    |                                                                            |                             |                     | 57% V <sub>DD</sub> | V (max)                                      |
| V <sub>IL</sub>    | Input Low Voltage for Address Select                                       |                             |                     | 10% V <sub>DD</sub> | V (max)                                      |
| V <sub>HYST</sub>  | DC Hysteresis                                                              |                             | 0.3                 |                     | V                                            |
| I <sub>IH</sub>    | Input High Current                                                         | $V_{IN} = V_{DD}$           |                     | -10                 | μA (min)                                     |
| I <sub>IL</sub>    | Input Low Current                                                          | $V_{IN} = 0V$               |                     | 10                  | μA (max)                                     |
| C <sub>IN</sub>    | Digital Input Capacitance                                                  |                             | 20                  |                     | pF                                           |
|                    | UTS: P1_VIDx, P2_VIDx, GPI_9, GPI_8, GPIO_7, G<br>h GPI/VID Level Control) | PIO_6, GPIO_5, GPIO_4       | (When respec        | tive bit set        | in                                           |
| V <sub>IH</sub>    | Alternate Input High Voltage (AGTL+ Compatible)                            |                             |                     | 0.8                 | V (min)                                      |
|                    |                                                                            | 1                           | 1                   |                     |                                              |

| Symbol               | Parameter                               | Conditions                | Typical<br>(Note 9) | Limits<br>(Note 10) | Units<br>(Limits)    |
|----------------------|-----------------------------------------|---------------------------|---------------------|---------------------|----------------------|
| FAN RPM-T            | D-DIGITAL CHARACTERISTICS               |                           | (                   | (                   |                      |
|                      | Counter Resolution                      |                           | 14                  |                     | bits                 |
|                      | Number of fan tach pulses count is      |                           | 2                   |                     | pulses               |
|                      | based on                                |                           |                     |                     | pulooo               |
|                      | Counter Frequency                       |                           | 22.5                |                     | kHz                  |
|                      | Accuracy                                |                           |                     | ±6                  | % (max)              |
|                      |                                         |                           |                     | -                   | , - (,               |
|                      | Frequency Tolerances                    |                           |                     | ±6                  | % (max)              |
|                      | Duty-Cycle Tolerance                    |                           | ±2                  | 0<br>±6             | % (max)              |
|                      | JT/OUTPUT CHARACTERISTICS               |                           |                     | 0                   | 70 (max)             |
|                      | Output Pulse Width                      |                           |                     | 250                 | ms (min              |
|                      | Upon Power Up                           |                           |                     | 330                 | ms (max              |
|                      | Minimum Input Pulse Width               |                           |                     | 10                  | μs (min)             |
|                      | Reset Output Fall Time                  | 1.6V to 0.4V Logic Levels |                     | 1                   | μs (max)             |
|                      | NG CHARACTERISTICS                      |                           |                     |                     | µ3 (max              |
|                      |                                         |                           |                     | 10                  | kHz (min             |
| f <sub>SMBCLK</sub>  | SMBCLK (Clock) Clock Frequency          |                           |                     | 100                 | kHz (min<br>kHz (max |
| +                    | SMBus Free Time between Stop and        |                           |                     | 100                 | KI 12 (111a)         |
| t <sub>BUF</sub>     | Start Conditions                        |                           |                     | 4.7                 | µs (min)             |
| t <sub>HD;STA</sub>  | Hold time after (Repeated) Start        |                           |                     |                     |                      |
|                      | Condition. After this period, the first |                           |                     | 4.0                 | µs (min)             |
|                      | clock is generated.                     |                           |                     |                     |                      |
| t <sub>SU;STA</sub>  | Repeated Start Condition Setup Time     |                           |                     | 4.7                 | µs (min)             |
| t <sub>su;sто</sub>  | Stop Condition Setup Time               |                           |                     | 4.0                 | µs (min)             |
| t <sub>su;dat</sub>  | Data Input Setup Time to SMBCLK         |                           |                     | 250                 | no (min)             |
|                      | High                                    |                           |                     | 250                 | ns (min)             |
| t <sub>HD;DAT</sub>  | Data Output Hold Time after SMBCLK      |                           |                     | 300                 | ns (min)             |
|                      | Low                                     |                           |                     | 1075                | ns (max)             |
| t <sub>LOW</sub>     | SMBCLK Low Period                       |                           |                     | 4.7                 | µs (min)             |
|                      |                                         |                           |                     | 50                  | µs (max)             |
| t <sub>HIGH</sub>    | SMBCLK High Period                      |                           |                     | 4.0                 | µs (min)             |
|                      |                                         |                           |                     | 50                  | µs (max)             |
| t <sub>R</sub>       | Rise Time                               |                           |                     | 1                   | µs (max)             |
| t <sub>F</sub>       | Fall Time                               |                           |                     | 300                 | ns (max)             |
| t <sub>TIMEOUT</sub> | Timeout                                 |                           | 31                  |                     | ms                   |
|                      | SMBDAT or SMBCLK low                    |                           |                     | 25                  | ms (min              |
|                      | time required to                        |                           |                     | 35                  | ms (max              |
|                      | reset the Serial Bus                    |                           |                     |                     |                      |
|                      | Interface to the Idle State             |                           |                     |                     |                      |
| t <sub>POR</sub>     | Time in which a device must be          | V <sub>DD</sub> > +2.8V   |                     | 500                 | ms (max              |
|                      | operational after power-on reset        |                           |                     |                     |                      |
| CL                   | Capacitance Load on SMBCLK and SMBDAT   |                           |                     | 400                 | pF (max)             |



#### **17.0 Electrical Notes**

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

Note 2: All voltages are measured with respect to GND, unless otherwise noted.

**Note 3:** When the input voltage  $(V_{IN})$  at any pin exceeds the power supplies  $(V_{IN} < (GND \text{ or } AGND) \text{ or } V_{IN} > V_{DD}$ , except for analog voltage inputs), the current at that pin should be limited to 10 mA. The 100 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 10 mA to ten. Parasitic components and/or ESD protection circuitry are shown below for the LM94's pins. Care should be taken not to forward bias the parasitic diode, D1, present on pins D+ and D– as shown in circuits C and D. Doing so by more than 50 mV may corrupt temperature measurements. D1 and the ESD Clamp are connected between V+ (V<sub>DD</sub>, AD\_IN16) and GND as shown in circuit B. SNP stands for snap-back device.

| Symbol                | Pin # | Circuit       | All Input Circuits |
|-----------------------|-------|---------------|--------------------|
| GPIO_0/TACH1          | 1     | A             |                    |
| GPIO_1/TACH2          | 2     | A             |                    |
| GPIO_2/TACH3          | 3     | A             | SNP T              |
| GPIO_3/TACH4          | 4     | A             |                    |
| GPIO_4 / P1_THERMTRIP | 5     | A             | GND                |
| GPIO_5 / P2_THERMTRIP | 6     | A             | Circuit A          |
| GPIO_6                | 7     | A             |                    |
| GPIO_7                | 8     | A             |                    |
| VRD1_HOT              | 9     | A             |                    |
| VRD2_HOT              | 10    | A             |                    |
| SCSI_TERM1            | 11    | A             |                    |
| SCSI_TERM2            | 12    | A             | □ V+               |
| SMBDAT                | 13    | A             |                    |
| SMBCLK                | 14    | A             |                    |
| ALERT/XtestOut        | 15    | A             | ESD D1             |
| RESET                 | 16    | A             |                    |
| AGND                  | 17    | B (Internally |                    |
|                       |       | shorted to    | GND                |
|                       |       | GND pin.)     | Circuit B          |
| V <sub>REF</sub>      | 18    | A             |                    |
| REMOTE1-              | 19    | С             |                    |
| REMOTE1+              | 20    | D             |                    |
| REMOTE2-              | 21    | С             |                    |
| REMOTE+               | 22    | D             |                    |

| <mark>间"LM94CIMT"供应商<br/>Symbo</mark> l | Pin # | Circuit                               | All Input Circuits     |
|-----------------------------------------|-------|---------------------------------------|------------------------|
| AD_IN1                                  | 23    | D                                     |                        |
| AD_IN2                                  | 24    | D                                     |                        |
| AD_IN3                                  | 25    | D                                     | D2                     |
| AD_IN4                                  | 26    | E                                     |                        |
| AD_IN5                                  | 27    | E                                     |                        |
| AD_IN6                                  | 28    | E                                     |                        |
| AD_IN7                                  | 29    | E                                     | GND                    |
| AD_IN8                                  | 30    | E                                     | Circuit C              |
| AD_IN9                                  | 31    | E                                     |                        |
| AD_IN10                                 | 32    | E                                     |                        |
| AD_IN11                                 | 33    | E                                     |                        |
| AD_IN12                                 | 34    | E                                     | !                      |
| AD_IN13                                 | 35    | E                                     | 50Ω                    |
| AD_IN14                                 | 36    | E                                     | ₽IN <b>□;_±_</b> ₽_₩-► |
| AD_IN15                                 | 37    | D                                     |                        |
| ADDR_SEL                                | 38    | A                                     | L                      |
| AD_IN16/V <sub>DD</sub> (V+)            | 39    | В                                     | GND<br>Circuit D       |
| GND                                     | 40    | B (Internally<br>shorted to<br>AGND.) |                        |
| PWM1                                    | 41    | A A                                   |                        |
| PWM2                                    | 42    | A                                     |                        |
| P1_VID0                                 | 43    | A                                     |                        |
| P1_VID1                                 | 44    | A                                     |                        |
| <br>P1_VID2                             | 45    | А                                     | <b></b>                |
| P1_VID3                                 | 46    | A                                     |                        |
| P1_VID4                                 | 47    | A                                     |                        |
| P1_VID5                                 | 48    | A                                     |                        |
| P1_PROCHOT                              | 49    | A                                     |                        |
| P2_PROCHOT                              | 50    | A                                     | L                      |
| P2_VID0                                 | 51    | A                                     |                        |
| P2_VID1                                 | 52    | A                                     | Circuit E              |
| P2_VID2                                 | 53    | A                                     |                        |
| P2_VID3                                 | 54    | A                                     |                        |
| P2_VID4                                 | 55    | Α                                     |                        |
| P2_VID5                                 | 56    | A                                     |                        |

**Note 4:** Human body model, 100 pF discharged through a 1.5 k $\Omega$  resistor. Machine model, 200 pF discharged directly into each pin. Charged device model (CDM) simulates a pin slowly acquiring charge (such as from a device sliding down the feeder in an automated assembler) then rapidly being discharged.

Note 5: Reflow temperature profiles are different for lead-free and non lead-free packages.

**Note 6:** The maximum power dissipation must be de-rated at elevated temperatures and is dictated by  $T_{JMAX}$ ,  $\theta_{JA}$  and the ambient temperature,  $T_A$ . The maximum allowable power dissipation at any temperature is  $P_{D MAX} = (T_{JMAX} - T_A) / \theta_{JA}$ . The  $\theta_{JA}$  for the LM94 when mounted to 1 oz. copper foil PCB the  $\theta_{JA}$  with different air flow is listed in the following table.

| Air Flow            | Junction to Ambient Thermal Resistance, $\theta_{\text{JA}}$ |
|---------------------|--------------------------------------------------------------|
| 0 m/s               | 79 °C/W                                                      |
| 1.14 m/s (225 LFPM) | 62 °C/W                                                      |
| 2.54 m/s (500 LFPM) | 52 °C/W                                                      |

Note 7: See the URL "http://www.national.com/packaging/" for other recommendations and methods of soldering surface mount devices.

**Note 8:** At the time of first publication of this specification (Jan 2006), this specification applies to either Pentium or Xeon Processors on 90nm or 65nm process when TruTherm is selected. When TruTherm is deselected this specification applies to an MMBT3904. This specification does include the error caused by the variability of the diode ideality and series resistance parameters.

Note 9: Typical parameters are at  $T_J$  =  $T_A$  = 25 °C and represent most likely parametric norm.

日 日 日 日 日 日 日

### 17.0 Electrical Notes (Continued)

Not查0词"Htg Ale guardineed to 供表的问题AOQL (Average Outgoing Quality Level).

Note 11: TUE (Total Unadjusted Error) includes Offset, Gain and Linearity errors of the ADC.

Note 12: Total Monitoring Cycle Time includes all temperature and voltage conversions.

Note 13: Leakage current approximately doubles every 20 °C.

Note 14: A total digital I/O current of 40 mA can cause 6 mV of offset in Vref.

Note 15: Timing specifications are tested at the TTL logic levels,  $V_{IL} = 0.4V$  for a falling edge and  $V_{IH} = 2.4V$  for a rising edge. TRI-STATE output voltage is forced to 1.4V.

