# Octal 3-State Non-Inverting Transparent Latch

# High-Performance Silicon-Gate CMOS

The 74HC373 is identical in pinout to the LS373. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

These latches appear transparent to data (i.e., the outputs change asynchronously) when Latch Enable is high. When Latch Enable goes low, data meeting the setup and hold time becomes latched.

The Output Enable input does not affect the state of the latches, but when Output Enable is high, all device outputs are forced to the high-impedance state. Thus, data may be latched even when the outputs are not enabled.

The HC373A is identical in function to the HC573A which has the data inputs on the opposite side of the package from the outputs to facilitate PC board layout.

The HC373A is the non-inverting version of the HC533A.

#### **Features**

- Output Drive Capability: 15 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1.0 μA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the JEDEC Standard No. 7.0 A Requirements
- ESD Performance: HBM > 2000 V; Machine Model > 200 V
- Chip Complexity: 186 FETs or 46.5 Equivalent Gates
- This is a Pb-Free Device



# ON Semiconductor

http://onsemi.com

MARKING DIAGRAM



TSSOP-20 DT SUFFIX CASE 948E



HC373 = Specific Device Code

A = Assembly Location L = Wafer Lot

Y = Year
W = Work Week

= Pb-Free Package

(Note: Microdot may be in either location)

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 3 of this data sheet.

# 查询"74HC373DTR2G"供应时AGRAM



| Design Criteria                 | Value  | Units |
|---------------------------------|--------|-------|
| Internal Gate Count*            | 46.5   | ea    |
| Internal Gate Propagation Delay | 1.5    | ns    |
| Internal Gate Power Dissipation | 5.0    | μW    |
| Speed Power Product             | 0.0075 | рЈ    |

<sup>\*</sup>Equivalent to a two-input NAND gate.

## **PIN ASSIGNMENT**



## **FUNCTION TABLE**

| Inputs |        |   | Output    |  |  |  |  |
|--------|--------|---|-----------|--|--|--|--|
| Output | Latch  |   |           |  |  |  |  |
| Enable | Enable | D | Q         |  |  |  |  |
| L      | Н      | Н | Н         |  |  |  |  |
| L      | Н      | L | L         |  |  |  |  |
| L      | L      | Х | No Change |  |  |  |  |
| н      | X      | Х | Z         |  |  |  |  |

X = Don't Care

Z = High Impedance

MAXIMUM RATINGS P2C"供应商

| 台1911/4          | HC3/3DTR7G"供从商                                                  |                                |      |
|------------------|-----------------------------------------------------------------|--------------------------------|------|
| Symbol           | Parameter                                                       | Value                          | Unit |
| V <sub>CC</sub>  | DC Supply Voltage (Referenced to GND)                           | - 0.5 to + 7.0                 | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                            | - 0.5 to V <sub>CC</sub> + 0.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                           | $-0.5$ to $V_{CC} + 0.5$       | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                                       | ±20                            | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                      | ±35                            | mA   |
| I <sub>CC</sub>  | DC Supply Current, V <sub>CC</sub> and GND Pins                 | ±75                            | mA   |
| $P_{D}$          | Power Dissipation in Still Air, TSSOP Package†                  | 450                            | mW   |
| T <sub>stg</sub> | Storage Temperature                                             | - 65 to + 150                  | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds (TSSOP Package) | 260                            | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$   $V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                             | Parameter                                            | Min                                      | Max         | Unit               |    |
|------------------------------------|------------------------------------------------------|------------------------------------------|-------------|--------------------|----|
| V <sub>CC</sub>                    | DC Supply Voltage (Referenced to GND)                |                                          |             | 6.0                | V  |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) |                                          |             | V <sub>CC</sub>    | ٧  |
| T <sub>A</sub>                     | Operating Temperature, All Package Types             | Operating Temperature, All Package Types |             |                    | °C |
| t <sub>r</sub> , t <sub>f</sub>    | (Figure 1) V <sub>CC</sub> =                         | 2.0 V<br>4.5 V<br>6.0 V                  | 0<br>0<br>0 | 1000<br>500<br>400 | ns |

#### **ORDERING INFORMATION**

| Device       | Package   | Shipping <sup>†</sup> |
|--------------|-----------|-----------------------|
| 74HC373DTR2G | TSSOP-20* | 2500 Units / Reel     |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>†</sup>Derating — TSSOP Package: - 6.1 mW/°C from 65° to 125°C

For high frequency or heavy load considerations, see Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

<sup>\*</sup>This package is inherently Pb-Free.

DC: ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                  | <u> PIC3/3DTR2G 洪巡商</u>                           |                                                                           |     | Guar         | anteed Lim     | it      |      |
|------------------|---------------------------------------------------|---------------------------------------------------------------------------|-----|--------------|----------------|---------|------|
| Symbol Parameter |                                                   | Test Conditions                                                           |     | – 55 to 25°C | ≤ <b>85</b> °C | ≤ 125°C | Unit |
| V <sub>IH</sub>  | Minimum High-Level Input                          | $V_{out} = V_{CC} - 0.1 \text{ V}$                                        | 2.0 | 1.5          | 1.5            | 1.5     | ٧    |
|                  | Voltage                                           | I <sub>out</sub>   ≤ 20 μA                                                | 3.0 | 2.1          | 2.1            | 2.1     |      |
|                  |                                                   | , san                                                                     | 4.5 | 3.15         | 3.15           | 3.15    |      |
|                  |                                                   |                                                                           | 6.0 | 4.2          | 4.2            | 4.2     |      |
| V <sub>IL</sub>  | Maximum Low-Level Input                           | V <sub>out</sub> = 0.1 V                                                  | 2.0 | 0.5          | 0.5            | 0.5     | V    |
|                  | Voltage                                           | I <sub>out</sub>   ≤ 20 μA                                                | 3.0 | 0.9          | 0.9            | 0.9     |      |
|                  |                                                   | , san                                                                     | 4.5 | 1.35         | 1.35           | 1.35    |      |
|                  |                                                   |                                                                           | 6.0 | 1.8          | 1.8            | 1.8     |      |
| V <sub>OH</sub>  | Minimum High-Level Output                         | V <sub>in</sub> = V <sub>IH</sub>                                         | 2.0 | 1.9          | 1.9            | 1.9     | V    |
|                  | Voltage                                           | $ I_{out}  \le 20 \mu A$                                                  | 4.5 | 4.4          | 4.4            | 4.4     |      |
|                  |                                                   | ,                                                                         | 6.0 | 5.9          | 5.9            | 5.9     |      |
|                  |                                                   | $V_{in} = V_{IH}$ $ I_{out}  \le 2.4 \text{ mA}$                          | 3.0 | 2.48         | 2.34           | 2.2     |      |
|                  |                                                   | $ I_{\text{out}}  \le 6.0 \text{ mA}$                                     | 4.5 | 3.98         | 3.84           | 3.7     |      |
|                  |                                                   | $ I_{out}  \le 7.8 \text{ mA}$                                            | 6.0 | 5.48         | 5.34           | 5.2     |      |
| V <sub>OL</sub>  | Maximum Low-Level Output                          | $V_{in} = V_{IL}$                                                         | 2.0 | 0.1          | 0.1            | 0.1     | V    |
|                  | Voltage                                           | $ I_{out}  \leq 20 \mu\text{A}$                                           | 4.5 | 0.1          | 0.1            | 0.1     |      |
|                  |                                                   | ,,                                                                        | 6.0 | 0.1          | 0.1            | 0.1     |      |
|                  |                                                   | $V_{in} = V_{IL}$ $ I_{out}  \le 2.4 \text{ mA}$                          | 3.0 | 0.26         | 0.33           | 0.4     |      |
|                  |                                                   | $ I_{\text{out}}  \le 6.0 \text{ mA}$                                     | 4.5 | 0.26         | 0.33           | 0.4     |      |
|                  |                                                   | $ I_{\text{out}}  \leq 7.8 \text{ mA}$                                    | 6.0 | 0.26         | 0.33           | 0.4     |      |
| l <sub>in</sub>  | Maximum Input Leakage Current                     | V <sub>in</sub> = V <sub>CC</sub> or GND                                  | 6.0 | ±0.1         | ±1.0           | ±1.0    | μΑ   |
| l <sub>OZ</sub>  | Maximum Three-State                               | Output in High-Impedance State                                            | 6.0 | ±0.5         | ±5.0           | ±10     | μΑ   |
|                  | Leakage Current                                   | $V_{in} = V_{IL} \text{ or } V_{IH}$<br>$V_{out} = V_{CC} \text{ or GND}$ |     |              |                |         |      |
| I <sub>CC</sub>  | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0 \mu A$                              | 6.0 | 4.0          | 40             | 40      | μΑ   |

NOTE: Information on typical parametric values can be found in Chapter 2 of the ON Semiconductor High–Speed CMOS Data Book (DL129/D).

# AC. ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_r = t_f = 6.0 \text{ ns}$ )

|                  | <u> </u>                                                                | V <sub>CC</sub> | Guar         | anteed Lim | iit     |      |
|------------------|-------------------------------------------------------------------------|-----------------|--------------|------------|---------|------|
| Symbol           | Parameter                                                               | (V)             | – 55 to 25°C | ≤ 85°C     | ≤ 125°C | Unit |
| t <sub>PLH</sub> | Maximum Propagation Delay, Input D to Q                                 | 2.0             | 125          | 155        | 190     | ns   |
| $t_{PHL}$        | (Figures 1 and 5)                                                       | 3.0             | 80           | 110        | 130     |      |
|                  |                                                                         | 4.5             | 25           | 31         | 38      |      |
|                  |                                                                         | 6.0             | 21           | 26         | 32      |      |
| t <sub>PLH</sub> | Maximum Propagation Delay, Latch Enable to Q                            | 2.0             | 140          | 175        | 210     | ns   |
| $t_{PHL}$        | (Figures 2 and 5)                                                       | 3.0             | 90           | 120        | 140     |      |
|                  |                                                                         | 4.5             | 28           | 35         | 42      |      |
|                  |                                                                         | 6.0             | 24           | 30         | 36      |      |
| t <sub>PLZ</sub> | Maximum Propagation Delay, Output Enable to Q                           | 2.0             | 150          | 190        | 225     | ns   |
| t <sub>PHZ</sub> | (Figures 3 and 6)                                                       | 3.0             | 100          | 125        | 150     |      |
|                  |                                                                         | 4.5             | 30           | 38         | 45      |      |
|                  |                                                                         | 6.0             | 26           | 33         | 38      |      |
| t <sub>PZL</sub> | Maximum Propagation Delay, Output Enable to Q                           | 2.0             | 150          | 190        | 225     | ns   |
| t <sub>PZH</sub> | (Figures 3 and 6)                                                       | 3.0             | 100          | 125        | 150     |      |
|                  |                                                                         | 4.5             | 30           | 38         | 45      |      |
|                  |                                                                         | 6.0             | 26           | 33         | 38      |      |
| t <sub>TLH</sub> | Maximum Output Transition Time, Any Output                              | 2.0             | 60           | 75         | 90      | ns   |
| $t_{THL}$        | (Figures 1 and 5)                                                       | 3.0             | 23           | 27         | 32      |      |
|                  |                                                                         | 4.5             | 12           | 15         | 18      |      |
|                  |                                                                         | 6.0             | 10           | 13         | 15      |      |
| C <sub>in</sub>  | Maximum Input Capacitance                                               |                 | 10           | 10         | 10      | pF   |
| C <sub>out</sub> | Maximum Three-State Output Capacitance (Output in High-Impedance State) |                 | 15           | 15         | 15      | pF   |

NOTE: For propagation delays with loads other than 50 pF, and information on typical parametric values, see Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

|          |                                                     | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|----------|-----------------------------------------------------|-----------------------------------------|----|
| $C_{PD}$ | Power Dissipation Capacitance (Per Enabled Output)* | 36                                      | pF |

<sup>\*</sup>Used to determine the no-load dynamic power consumption: P<sub>D</sub> = C<sub>PD</sub> V<sub>CC</sub><sup>2</sup>f + I<sub>CC</sub> V<sub>CC</sub>. For load considerations, see Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

TIMING REQUIREMENTS (CHE 50 SF, Input  $t_r = t_f = 6.0 \text{ ns}$ )

|                                 |                                             |        |                          | Guaranteed Limit         |                           |                          |                           |                          |                           |      |
|---------------------------------|---------------------------------------------|--------|--------------------------|--------------------------|---------------------------|--------------------------|---------------------------|--------------------------|---------------------------|------|
|                                 |                                             |        | v <sub>cc</sub>          | – 55 to                  | 25°C                      | ≤ 8                      | 5°C                       | ≤ 12                     | 25°C                      |      |
| Symbol                          | Parameter                                   | Figure | (V)                      | Min                      | Max                       | Min                      | Max                       | Min                      | Max                       | Unit |
| t <sub>su</sub>                 | Minimum Setup Time, Input D to Latch Enable | 4      | 2.0<br>3.0<br>4.5<br>6.0 | 25<br>20<br>5.0<br>5.0   |                           | 30<br>25<br>6.0<br>6.0   |                           | 40<br>30<br>8.0<br>7.0   |                           | ns   |
| t <sub>h</sub>                  | Minimum Hold Time, Latch Enable to Input D  | 4      | 2.0<br>3.0<br>4.5<br>6.0 | 5.0<br>5.0<br>5.0<br>5.0 |                           | 5.0<br>5.0<br>5.0<br>5.0 |                           | 5.0<br>5.0<br>5.0<br>5.0 |                           | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Latch Enable           | 2      | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>23<br>12<br>10     |                           | 75<br>27<br>15<br>13     |                           | 90<br>32<br>18<br>15     |                           | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times           | 1      | 2.0<br>3.0<br>4.5<br>6.0 |                          | 1000<br>800<br>500<br>400 |                          | 1000<br>800<br>500<br>400 |                          | 1000<br>800<br>500<br>400 | ns   |

# **SWITCHING WAVEFORMS**



Figure 1.



Figure 2.



Figure 3.



Figure 4.

# 查询"74HC373DTR2G"供应商

## **TEST CIRCUITS**







\*Includes all probe and jig capacitance

Figure 5.

Figure 6.



Figure 7. EXPANDED LOGIC DIAGRAM

# 查询"74HC373DTR2G"供应商

#### PACKAGE DIMENSIONS

## TSSOP-20 CASE 948E-02 **ISSUE C**



#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

- ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION:
  MILLIMETER.
  3. DIMENSION A DOES NOT INCLUDE
  MOLD FLASH, PROTRUSIONS OR GATE
  BURRS. MOLD FLASH OR GATE BURRS.
- SHALL NOT EXCEED 0.15 (0.006) PER SIDE.

  4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION
- SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
  5. DIMENSION K DOES NOT INCLUDE
  DAMBAR PROTRUSION. ALLOWABLE
  DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL
- CONDITION.

  6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
- 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN | IETERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 6.40   | 6.60   | 0.252     | 0.260 |  |
| В   | 4.30   | 4.50   | 0.169     | 0.177 |  |
| С   |        | 1.20   |           | 0.047 |  |
| D   | 0.05   | 0.15   | 0.002     | 0.006 |  |
| F   | 0.50   | 0.75   | 0.020     | 0.030 |  |
| G   | 0.65   | BSC    | 0.026     | BSC   |  |
| H   | 0.27   | 0.37   | 0.011     | 0.015 |  |
| J   | 0.09   | 0.20   | 0.004     | 0.008 |  |
| J1  | 0.09   | 0.16   | 0.004     | 0.006 |  |
| K   | 0.19   | 0.30   | 0.007     | 0.012 |  |
| K1  | 0.19   | 0.25   | 0.007     | 0.010 |  |
| ٦   | 6.40   |        | 0.252 BSC |       |  |
| М   | 0°     | 8°     | 0.0       | 8°    |  |

# **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# 查询"74HC373DTR2G"供应商

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative