



SGLS321 – DECEMBER 2005

# **EXTENDED COMMON-MODE RS-485 TRANSCEIVERS**

## **FEATURES**

- Controlled Baseline
  - One Assembly/Test Site, One Fabrication Site
- Extended Temperature Performance of -55°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product-Change Notification
- Qualification Pedigree<sup>†</sup>
- Common-Mode Voltage Range (–20 V to 25 V) More Than Doubles TIA/EIA-485 Requirement
- Receiver Equalization Extends Cable Length, Signaling Rate (HVD23, HVD24)
- Reduced Unit-Load for up to 256 Nodes
- Bus I/O Protection to Over 16-kV HBM
- Failsafe Receiver for Open-Circuit, Short-Circuit and Idle-Bus Conditions

- Low Standby Supply Current 1.5-μA Max
- More Than 100 mV Receiver Hysteresis

Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

## APPLICATIONS

- Long Cable Solutions
  - Factory Automation
  - Security Networks
  - Building HVAC
- Severe Electrical Environments
  - Electrical Power Inverters
  - Industrial Drives
  - Avionics

## DESCRIPTION

The SN65HVD21M offers performance exceeding typical RS–485 devices. In addition to meeting all requirements of the TIA/EIA–485–A standard, the HVD2x family operates over an extended range of common-mode voltage, and has features such as high ESD protection, wide receiver hysteresis, and failsafe operation. This family of devices is ideally suited for long-cable networks, and other applications where the environment is too harsh for ordinary transceivers.

The SN65HVD21M is designed for bidirectional data transmission on multipoint twisted-pair cables. Example applications are digital motor controllers, remote sensors and terminals, industrial process control, security stations, and environmental control systems.

The SN65HVD21M combines a 3-state differential driver and a differential receiver, which operates from a single 5-V power supply. The driver differential outputs and the receiver differential inputs are connected internally to form a differential bus port that offers minimum loading to the bus. This port features an extended common-mode voltage range making the device suitable for multipoint applications over long cable runs.

The SN65HVD21M allows up to 256 connected nodes at moderate data rates (up to 5 Mbps). The driver output slew rate is controlled to provide reliable switching with shaped transitions which reduce high-frequency noise emissions.



dzsc.com

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

RODUCTION: DATA information is current as of publication date. Products on form to specifications per the terms of Texas Instruments standard warranty. Foduction processing does not necessarily include testing of all parameters.



#### scloging的的的的21M-EP"供应商







These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### **DESCRIPTION** (continued)

The receiver also includes a failsafe circuit that provides a high-level output within 250  $\mu$ s after loss of the input signal. The most common causes of signal loss are disconnected cables, shorted lines, or the absence of any active transmitters on the bus. This feature prevents noise from being received as valid data under these fault conditions. This feature may also be used for Wired-Or bus signaling.

The SN65HVD21M is characterized for operation over the temperature range of -55°C to 125°C.

#### **PRODUCT SELECTION GUIDE**

|                                                                                | PART NUMBERS   | CABLE LENGTH AND SIGNALING RATE <sup>(1)</sup> | NODES     | MARKING   |  |
|--------------------------------------------------------------------------------|----------------|------------------------------------------------|-----------|-----------|--|
| SN65HVD21MDREP Up to 150 m at 5 Mbps (with slew rate limit) Up to 256 D: V21ME | SN65HVD21MDREP | Up to 150 m at 5 Mbps (with slew rate limit)   | Up to 256 | D: V21MEP |  |

(1) Distance and signaling rate predictions based upon Belden 3105A cable and 15% eye pattern jitter.

#### AVAILABLE OPTIONS

| PLASTIC SMALL-OUTLINE <sup>(1)</sup><br>D PACKAGE<br>(JEDEC MS-012) |  |
|---------------------------------------------------------------------|--|
| SN65HVD21MDREP                                                      |  |

(1) Add R suffix for taped and reeled carriers.

#### DRIVER FUNCTION TABLE

| INPUT | ENABLE | OUT | PUTS |
|-------|--------|-----|------|
| D     | DE     | Α   | В    |
| Н     | Н      | Н   | L    |
| L     | н      | L   | Н    |
| Х     | L      | Z   | Z    |
| х     | OPEN   | Z   | Z    |
| OPEN  | Н      | Н   | L    |

H = high level, L= low level, X = don't care, Z = high impedance (off), ? = indeterminate

| DIFFERENTIAL INPUT                                      | ENABLE | OUTPUT         |
|---------------------------------------------------------|--------|----------------|
| $V_{ID} = (V_A - V_B)$                                  | RE     | R              |
| $0.2 \text{ V} \leq \text{V}_{ID}$                      | L      | Н              |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < 0.2 \text{ V}$ | L      | H (see Note A) |
| $V_{ID} \le -0.2 V$                                     | L      | L              |
| Х                                                       | н      | Z              |
| Х                                                       | OPEN   | Z              |
| Open circuit                                            | L      | Н              |
| Short Circuit                                           | L      | н              |
| Idle (terminated) bus                                   | L      | н              |

#### **RECEIVER FUNCTION TABLE**

H = high level, L = low level, Z = high impedance (off)

NOTE A: If the differential input V<sub>ID</sub> remains within the transition range for more than 250 μs, the integrated failsafe circuitry detects a bus fault, and set the receiver output to a high state. See Figure 15.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted<sup>(1)</sup>

| Supply voltage(2), V <sub>CC</sub>                                              |                                     |                 | –0.5 V to 7 V                      |
|---------------------------------------------------------------------------------|-------------------------------------|-----------------|------------------------------------|
| Voltage at any bus I/O terminal                                                 |                                     | –27 V to 27 V   |                                    |
| Voltage input, transient pulse, A and B, (through 100 $\Omega$ , see Figure 16) |                                     | -60 V to 60 V   |                                    |
| Voltage input at any D, DE or RE terminal                                       |                                     |                 | -0.5 V to V <sub>CC</sub> + 0.5 V  |
| Receiver output current, IO                                                     |                                     | -10 mA to 10 mA |                                    |
|                                                                                 | Liuman Dadu Madal(3)                | A, B, GND       | 16 kV                              |
| Electronic d'autorité als anne                                                  | Human Body Model <sup>(3)</sup>     | All pins        | 5 kV                               |
| Electrostatic discharge                                                         | Charged-Device Model <sup>(4)</sup> | All pins        | 1.5 kV                             |
|                                                                                 | Machine Model <sup>(5)</sup>        | All pins        | 200 V                              |
| Continuous total power dissipation                                              |                                     |                 | See Power Dissipation Rating Table |
| Junction temperature, $T_J$                                                     |                                     | 150°C           |                                    |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.

(3) Tested in accordance with JEDEC Standard 22, Test Method A114-A.

<sup>(4)</sup> Tested in accordance with JEDEC Standard 22, Test Method C101.

(5) Tested in accordance with JEDEC Standard 22, Test Method A115-A.



## <u>SGL容询的的的时间的21M-EP"供应商</u>

## POWER DISSIPATION RATINGS

| PACKAGE | CIRCUIT BOARD<br>MODEL | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR(3)<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|------------------------|---------------------------------------|---------------------------------------------------|---------------------------------------|---------------------------------------|
|         | Low-K(1)               | 577 mW                                | 4.62 mW/°C                                        | 369 mW                                | 300 mW                                |
| D       | High-K <sup>(2)</sup>  | 913 mW                                | 7.3 mW/°C                                         | 584 mW                                | 474 mW                                |
| (1) .   |                        |                                       |                                                   |                                       |                                       |

(1) In accordance with the Low-K thermal metric definitions of EIA/JESD51–3.

(2) In accordance with the High-K thermal metric definitions of EIA/JESD51–7.

(3) This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

## THERMAL CHARACTERISTICS

|                                         | PARAMETER                              |                                                                                                                                                                                                                                                        | TEST CONDITIONS                                                                                                                                                                                                                                                          |        | VALUE | UNITS |
|-----------------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|-------|
| θJB                                     | Junction-to-board thermal res          | sistance                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                          |        | 86.2  | 00.00 |
| θJC                                     | Junction-to-case thermal resi          | stance                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                          |        |       | °C/W  |
| P <sub>D</sub> Device power dissipation | Typical                                | $\label{eq:VCC} \begin{array}{l} V_{CC} = 5 \ V, \ T_J = 25^\circ C, \\ R_L = 54 \ \Omega, \ C_L = 50 \ pF \ (driver), \\ C_L = 15 \ pF \ (receiver), \\ 50\% \ Duty \ cycle \ square-wave \ signal, \\ Driver \ and \ receiver \ enabled \end{array}$ | 5 Mbps                                                                                                                                                                                                                                                                   | 260    | mW    |       |
|                                         |                                        | Worst case                                                                                                                                                                                                                                             | $V_{CC} = 5.5 \text{ V}, \text{ T}_{\text{J}} = 125^{\circ}\text{C}, \text{R}_{\text{L}} = 54 \Omega,$<br>$C_{\text{L}} = 50 \text{ pF}, \text{ C}_{\text{L}} = 15 \text{ pF} \text{ (receiver)},$<br>50%  Duty cycle square-wave signal,<br>Driver and receiver enabled | 5 Mbps | 342   |       |
| T <sub>SD</sub>                         | Thermal shut-down junction temperature |                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                          | •      | 170   | °C    |

## **RECOMMENDED OPERATING CONDITIONS**

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                     | MIN  | NOM | MAX | UNIT |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|-----|-----|------|
| Supply voltage, V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                     | 4.5  | 5   | 5.5 | V    |
| Voltage at any bus I/O terminal                                                                                                                                                                                                                                                                                                                                                                                                                                                       | A, B                | -20  |     | 25  | V    |
| High-level input voltage, VIH                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                     | 2    |     | VCC |      |
| Low-level input voltage, $V_{IL}$                                                                                                                                                                                                                                                                                                                                                                                                                                                     | D, DE, RE           | 0    |     | 0.8 | V    |
| Differential input voltage, $V_{\text{ID}}$                                                                                                                                                                                                                                                                                                                                                                                                                                           | A with respect to B | -25  |     | 25  | V    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Driver              | -110 |     | 110 |      |
| Supply voltage, V <sub>CC</sub> 4.5         Voltage at any bus I/O terminal       A, B       -20         High-level input voltage, V <sub>IH</sub> $D, DE, \overline{RE}$ 2         Dow-level input voltage, V <sub>IL</sub> $D, DE, \overline{RE}$ 0         Differential input voltage, V <sub>ID</sub> A with respect to B       -25         Output current       Driver       -110         Receiver       -8         Operating free-air temperature, T <sub>A</sub> (1)       -55 |                     | 8    | mA  |     |      |
| Operating free-air temperature, TA                                                                                                                                                                                                                                                                                                                                                                                                                                                    | (1)                 | -55  |     | 125 | °C   |
| Junction temperature, TJ                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                     | -55  |     | 130 | °C   |

(1) Maximum free-air temperature operation is allowed as long as the device recommended junction temperature is not exceeded.



# <u>查询"SN65HVD21M-EP"供应商</u>

SGLS321 - DECEMBER 2005

#### DRIVER ELECTRICAL CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)(1)

|                    | PARAMETER                                                                                       | TEST CONDI                                                                  | TIONS            | MIN  | ТҮР(1)     | MAX | UNIT |
|--------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------------------|------|------------|-----|------|
| VIK                | Input clamp voltage                                                                             | lı = –18 mA                                                                 |                  | -1.5 | 0.75       | İ   | V    |
| VO                 | Open-circuit output voltage                                                                     | A or B, No load                                                             |                  | 0    |            | VCC | V    |
|                    |                                                                                                 | No load (open circuit)                                                      |                  | 3.3  | 4.2        | VCC |      |
| VOD(SS)            | Steady-state differential output voltage magnitude                                              | R <sub>L</sub> = 54 Ω,                                                      | See Figure 1     | 1.8  | 2.5        |     | V    |
| ()                 | magnitude                                                                                       | With common-mode loadir                                                     | ng, See Figure 2 | 1.8  |            |     |      |
| $\Delta  VOD(SS) $ | Change in steady-state differential output voltage between logic states                         | See Figure 1 and Figure                                                     | 3                | -0.1 |            | 0.1 | V    |
| VOC(SS)            | Steady-state common-mode output voltage                                                         | See Figure 1                                                                |                  | 2.1  | 2.5        | 2.9 | V    |
| ΔVOC(SS)           | Change in steady-state common-mode output<br>voltage, V <sub>OC</sub> (H) – V <sub>OC</sub> (L) | See Figure 1 and Figure                                                     | 4                | -0.1 |            | 0.1 | V    |
| VOC(PP)            | Peak-to-peak common-mode output voltage,<br>VOC(MAX) - VOC(MIN)                                 | R <sub>L</sub> = 54 Ω, C <sub>L</sub> = 50 pF,<br>See Figure 1 and Figure 4 |                  |      | 0.35       |     | V    |
| VOD(RING)          | Differential output voltage over and under shoot                                                | $R_L = 54 \Omega$ , $C_L = 50 pF$ , Se                                      | ee Figure 5      |      |            | 10% |      |
| lı (               | Input current                                                                                   | D, DE                                                                       |                  | -100 |            | 100 | μΑ   |
| lo(OFF)            | Output current with power off                                                                   | $V_{CC} < = 2.5 V$                                                          |                  | 400  |            | 405 | A    |
| loz                | High impedance state output current                                                             | DE at 0 V                                                                   |                  | -100 |            | 125 | μA   |
| los                | Short-circuit output current                                                                    | $V_{O} = -7 V$ to 12 V,                                                     | See Figure 9     | -270 |            | 250 | mA   |
| COD                | Differential output capacitance                                                                 |                                                                             |                  | Se   | e receiver | CI  |      |

(1) All typical values are at  $V_{CC}$  = 5 V and 25°C.

#### **DRIVER SWITCHING CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                         | PARAMETER                                                   | TEST CONDITIONS                                | MIN | ТҮР(1) | MAX | UNIT |
|-------------------------|-------------------------------------------------------------|------------------------------------------------|-----|--------|-----|------|
| <sup>t</sup> PHL        | Differential output propagation delay, high-to-low          | $R_L = 54 $ Ω, $C_L = 50 $ pF,<br>See Figure 3 | 15  | 32     | 60  | ns   |
| t <sub>r</sub>          | Differential output rise time                               | $R_{I} = 54 \Omega, C_{I} = 50 pF,$            | 15  | 40     | 60  |      |
| tf                      | Differential output fall time                               | See Figure 3                                   | 15  | 40     | 60  | ns   |
| <sup>t</sup> PZH        | Propagation delay time, high impedance-to-high level output | RE at 0 V, See Figure 6                        |     |        | 140 |      |
| <sup>t</sup> PHZ        | Propagation delay time, high level-output-to-high impedance | RE at 0 V, See Figure 6                        |     |        | 140 | ns   |
| tPZL                    | Propagation delay time, high impedance-to-low level output  | RE at 0 V, See Figure 7                        |     |        | 140 |      |
| <sup>t</sup> PLZ        | Propagation delay time, low level output-to-high impedance  | RE at 0 V, See Figure 7                        |     |        | 140 | ns   |
| <sup>t</sup> d(standby) | Time from an active differential output to standby          |                                                |     |        | 4   | μs   |
| td(wake)                | Wake-up time from standby to an active differential output  | RE at V <sub>CC</sub> , See Figure 8           |     |        | 10  | μs   |
| tsk(p)                  | Pulse skew   tpLH - tpHL                                    |                                                |     |        | 10  | ns   |

(1) All typical values are at  $V_{CC} = 5 V$  and  $25^{\circ}C$ .

## scl容值的的的时间包21M-EP"供应商

## **RECEIVER ELECTRICAL CHARACTERISTICS**

over recommended operating conditions

|         | PARAMETER                                                 | TEST CONDITIONS                                         |                                                | MIN  | TYP(1) | MAX | UNIT |
|---------|-----------------------------------------------------------|---------------------------------------------------------|------------------------------------------------|------|--------|-----|------|
| VIT(+)  | Positive-going differential input voltage threshold       | See Figure 10                                           | $V_{O} = 2.4 \text{ V}, I_{O} = -8 \text{ mA}$ |      | 60     | 200 |      |
| VIT(-)  | Negative-going differential input voltage threshold       | See Figure 10 $V_O = 0.4 \text{ V}, I_O = 8 \text{ mA}$ |                                                | -200 | -60    |     | mV   |
| VHYS    | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT</sub> _) |                                                         |                                                | 100  | 130    |     | mV   |
| V       | Positive-going differential input failsafe voltage        | See Figure 15                                           | $V_{CM} = -7 \text{ V to } 12 \text{ V}$       | 40   | 120    | 200 |      |
| VIT(F+) | threshold                                                 | See Figure 15                                           | $V_{CM} = -20 \text{ V to } 25 \text{ V}$      |      | 120    | 250 | mV   |
|         | Negative-going differential input failsafe voltage        | See Figure 15                                           | $V_{CM} = -7 \text{ V to } 12 \text{ V}$       | -200 | -120   | -40 |      |
| VIT(F–) | threshold                                                 | See Figure 15                                           | $V_{CM} = -20 \text{ V to } 25 \text{ V}$      | -250 | -120   |     | mV   |
| VIK     | Input clamp voltage                                       | II = -18 mA                                             |                                                | -1.5 |        |     | V    |
| VOH     | High-level output voltage                                 | V <sub>ID</sub> = 200 mV, I <sub>OH</sub>               | = -8 mA, See Figure 11                         | 4    |        |     | V    |
| VOL     | Low-level output voltage                                  | $V_{ID} = -200 \text{ mV}, I_{OL}$                      | = 8 mA, See Figure 11                          |      |        | 0.4 | V    |
| II(BUS) | Bus input current (power on or power off)                 | $V_I = -7$ to 12 V, Oth                                 | er input = 0 V                                 | -100 |        | 125 | μΑ   |
| li i    | Input current                                             | RE                                                      |                                                | -100 |        | 125 | μΑ   |
| RI      | Input resistance                                          |                                                         |                                                | 96   |        |     | kΩ   |
| CID     | Differential input capacitance                            | $V_{ID} = 0.5 + 0.4 \sin^{-1}$                          | e (2π x 1.5 x 10 <sup>6</sup> t)               |      |        | 20  | pF   |
|         | ical values are at 25°C                                   |                                                         |                                                |      |        |     |      |

TEXAS TRUMENTS www.ti.com

(1) All typical values are at 25°C.

## **RECEIVER SWITCHING CHARACTERISTICS**

over recommended operating conditions

|                         | PARAMETER                                              | TEST CONDITIONS                    | MIN | TYP | MAX | UNIT |
|-------------------------|--------------------------------------------------------|------------------------------------|-----|-----|-----|------|
| <sup>t</sup> PHL        | Propagation delay time, high-to-low level output       | See Figure 11                      |     | 25  | 70  | ns   |
| t <sub>r</sub>          | Receiver output rise time                              | See Figure 11                      |     | 2   | 7   |      |
| tf                      | Receiver output fall time                              | See Figure 11                      |     | 2   | '   | ns   |
| <sup>t</sup> PZH        | Receiver output enable time to high level              | Cas Figure 10                      |     | 90  | 145 |      |
| <sup>t</sup> PHZ        | Receiver output disable time from high level           | - See Figure 12                    |     | 16  | 45  | ns   |
| tPZL                    | Receiver output enable time to low level               | Cas Figure 12                      |     | 90  | 145 |      |
| <sup>t</sup> PLZ        | Receiver output disable time from low level            | See Figure 13                      |     | 16  | 45  | ns   |
| <sup>t</sup> r(standby) | Time from an active receiver output to standby         |                                    |     |     | 4   |      |
| <sup>t</sup> r(wake)    | Wake-up time from standby to an active receiver output | See Figure 14, DE at 0 V           |     |     | 11  | μs   |
| <sup>t</sup> sk(p)      | Pulse skew   tpLH - tpHL                               |                                    |     |     | 7   | ns   |
| <sup>t</sup> p(set)     | Delay time, bus fail to failsafe set                   | See Figure 15, pulse rote 1, ki la |     | 250 | 385 | μs   |
| tp(reset)               | Delay time, bus recovery to failsafe reset             | See Figure 15, pulse rate = 1 kHz  |     |     | 70  | ns   |

## SUPPLY CURRENT

over recommended operating conditions (unless otherwise noted)

|     | PARAMETER      | TEST CONDITIONS                                                                                                             | MIN | TYP | MAX | UNIT |
|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Icc |                | Driver enabled (DE at V <sub>CC</sub> ), Receiver enabled (RE at 0 V) No load, $V_I = 0$ V or V <sub>CC</sub>               |     | 8   | 15  | mA   |
|     | Supply current | Driver enabled (DE at V <sub>CC</sub> ), Receiver disabled (RE at V <sub>CC</sub> ) No load, $V_I = 0 V$ or V <sub>CC</sub> |     | 7   | 14  | mA   |
|     | Supply current | Driver disabled (DE at 0 V), Receiver enabled (RE at 0 V)<br>No load                                                        |     | 5   | 9   | mA   |
|     |                | Driver disabled (DE at 0 V), Receiver disabled (RE at $V_{CC}$ ) D open                                                     |     |     | 1.5 | μΑ   |

SGLS321 - DECEMBER 2005

## EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS



|       | R1/R2         | R3             |
|-------|---------------|----------------|
| HVD21 | <b>36 k</b> Ω | <b>180 k</b> Ω |



scl零间的的时间的21M-EP"供应商

#### PARAMETER MEASUREMENT INFORMATION

#### NOTES:

Test load capacitance includes probe and jig capacitance (unless otherwise specified). Signal generator characteristics: rise and fall time < 6 ns, pulse rate 100 kHz, 50% duty cycle,  $Z_0 = 50 \Omega$  (unless otherwise specified)







Figure 2. Driver Test Circuit,  $V_{\mbox{OD}}$  With Common-Mode Loading



Figure 3. Driver Switching Test Circuit and Waveforms



Figure 4. Driver V<sub>OC</sub> Test Circuit and Waveforms



NOTE: V<sub>OD(RING)</sub> is measured at four points on the output waveform, corresponding to overshoot and undershoot from the V<sub>OD(H)</sub> and V<sub>OD(L)</sub> steady state values.

#### Figure 5. VOD(RING) Waveform and Definitions













scl·查询的的的时间的21M-EP"供应商



Figure 9. Driver Short-Circuit Test



Figure 10. Receiver DC Parameter Definitions



Figure 11. Receiver Switching Test Circuit and Waveforms



Figure 12. Receiver Enable Test Circuit and Waveforms, Data Output High

STRUMENTS www.ti.com

<u>查询"SN65HVD21M-EP"供应商</u>

SGLS321 - DECEMBER 2005







Figure 14. Receiver Standby and Wake Test Circuit and Waveforms



Figure 15. Receiver Active Failsafe Definitions and Waveforms







## PIN ASSIGNMENTS



## LOGIC DIAGRAM



## **TYPICAL CHARACTERISTICS**



Figure 17



Figure 20

## SN65HVD21-EP

SGLS321 - DECEMBER 2005



Figure 21

#### <u>SGL客空间的6时00月10021M-EP"供应商</u>



#### APPLICATION INFORMATION

#### THEORY OF OPERATION

The SN65HVD21M integrates a differential receiver and differential driver with additional features for improved performance in electrically-noisy, long-cable, or other fault-intolerant applications.

The receiver hysteresis (typically 130 mV) is much larger than found in typical RS-485 transceivers. This helps reject spurious noise signals which would otherwise cause false changes in the receiver output state.

Slew rate limiting on the driver outputs reduces the high-frequency content of signal edges. This decreases reflections from bus discontinuities, and allows longer stub lengths between nodes and the main bus line. Designers should consider the maximum signaling rate and cable length required for a specific application, and choose the transceiver best matching those requirements.

When DE is low, the differential driver is disabled, and the A and B outputs are in high-impedance states. When DE is high, the differential driver is enabled, and drives the A and B outputs according to the state of the D input.

When  $\overline{RE}$  is high, the differential receiver output buffer is disabled, and the R output is in a high-impedance state. When  $\overline{RE}$  is low, the differential receiver is enabled, and the R output reflects the state of the differential bus inputs on the A and B pins.

If both the driver and receiver are disabled, (DE low and  $\overline{RE}$  high) then all nonessential circuitry, including auxiliary functions such as failsafe and receiver equalization is placed in a low-power standby state. This reduces power consumption to less than 5  $\mu$ W. When either enable input is asserted, the circuitry again becomes active.

In addition to the primary differential receiver, these devices incorporate a set of comparators and logic to implement an active receiver failsafe feature. These components determine whether the differential bus signal is valid. Whenever the differential signal is close to zero volts (neither high nor low), a timer initiates, If the differential input remains within the transition range for more than 250  $\mu$ s, the timer expires and set the receiver output to the high state. If a valid bus input (high or low) is received at any time, the receiver output reflects the valid bus state, and the timer is reset.







SGLS321 - DECEMBER 2005

| $ \begin{array}{lll} \textbf{H(s)} &=& \textbf{k_0} \Bigg[ \left( \textbf{1-k_1} \right) + \frac{\textbf{k_1p_1}}{\left( \textbf{s} + \textbf{p_1} \right)} \Bigg] \Bigg[ \left( \textbf{1-k_2} \right) + \frac{\textbf{k_2p_2}}{\left( \textbf{s} + \textbf{p_2} \right)} \Bigg] \Bigg[ \left( \textbf{1-k_3} \right) + \frac{\textbf{k_3p_3}}{\left( \textbf{s} + \textbf{p_3} \right)} \Bigg] \end{array} $ | k0<br>(DC<br>loss) | p1<br>(MHz) | k1  | p2<br>(MHz) | k2  | p3<br>(MHz) | k3 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------|-----|-------------|-----|-------------|----|
| Similar to 160m of Belden 3105A                                                                                                                                                                                                                                                                                                                                                                                | 0.95               | 0.25        | 0.3 | 3.5         | 0.5 | 15          | 1  |
| Similar to 250m of Belden 3105A                                                                                                                                                                                                                                                                                                                                                                                | 0.9                | 0.25        | 0.4 | 3.5         | 0.7 | 12          | 1  |
| Similar to 500m of Belden 3105A                                                                                                                                                                                                                                                                                                                                                                                | 0.8                | 0.25        | 0.6 | 2.2         | 1   | 8           | 1  |
| Similar to 1000m of Belden 3105A                                                                                                                                                                                                                                                                                                                                                                               | 0.6                | 0.3         | 1   | 3           | 1   | 6           | 1  |





# NOISE CONSIDERATIONS FOR EQUALIZED RECEIVERS

The simplest way of overcoming the effects of cable losses is to increase the sensitivity of the receiver. If the maximum attenuation of frequencies of interest is 20 dB, increasing the receiver gain by a factor of ten compensates for the cable. However, this means that both signal and noise are amplified. Therefore, the receiver with higher gain is more sensitive to noise and it is important to minimize differential noise coupling to the equalized receiver.

Differential noise is crated when conducted or radiated noise energy generates more voltage on one line of the differential pair than the other. For this to occur from conducted or electric far-field noise, the impedance to ground of the lines must differ.

For noise frequency out to 50 MHz, the input traces can be treated as a lumped capacitance if the receiver is approximately 10 inches or less from the connector. Therefore, matching impedance of the lines is accomplished by matching the lumped capacitance of each.

The primary factors that affect the capacitance of a trace are in length, thickness, width, dielectric material, distance from the signal return path, stray capacitance, and proximity to other conductors. It is difficult to match each of the variables for each line of the differential pair exactly, but a reasonable effort to do so keeps the lines balanced and less susceptible to differential noise coupling.

Another source of differential noise is from near-field coupling. In this situation, an assumption of equal noise-source impedance cannot be made as in the far-field. Familiarly known as crosstalk, more energy from a nearby signal is coupled to one line of the differential pair. Minimization of this differential noise is accomplished by keeping the signal pair close together and physical separation from high-voltage, high-current, or high-frequency signals.

In summary, follow these guidelines in board layout for keeping differential noise to a minimum.

- Keep the differential input traces short.
- Match the length, physical dimensions, and routing of each line of the pair.
- Keep the lines close together.
- Match components connected to each line.
- Separate the inputs from high-voltage, high-frequency, or high-current signals.

16-Oct-2009

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| SN65HVD21MDREP   | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65HVD21MDREPG4 | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| V62/06615-01XE   | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN65HVD21M-EP :

• Catalog: SN65HVD21M

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are no | ominal |
|------------------------|--------|
|------------------------|--------|

| Device         | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| SN65HVD21MDREP | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4     | 5.2     | 2.1     | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

5-Nov-2008



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65HVD21MDREP | SOIC         | D               | 8    | 2500 | 346.0       | 346.0      | 29.0        |

## 查询"SN65HVD21M-EP"供应商

## D (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.
- Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.
- E. Reference JEDEC MS-012 variation AA.



## LAND PATTERN DATA

## 查询"SN65HVD21M-EP"供应商



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### 查询"SN65HVD21M-EP"供应商

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                  |                                   |
|-----------------------------|------------------------|-------------------------------|-----------------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio                         | www.ti.com/audio                  |
| Data Converters             | dataconverter.ti.com   | Automotive                    | www.ti.com/automotive             |
| DLP® Products               | www.dlp.com            | Communications and<br>Telecom | www.ti.com/communications         |
| DSP                         | dsp.ti.com             | Computers and<br>Peripherals  | www.ti.com/computers              |
| Clocks and Timers           | www.ti.com/clocks      | Consumer Electronics          | www.ti.com/consumer-apps          |
| Interface                   | interface.ti.com       | Energy                        | www.ti.com/energy                 |
| Logic                       | logic.ti.com           | Industrial                    | www.ti.com/industrial             |
| Power Mgmt                  | power.ti.com           | Medical                       | www.ti.com/medical                |
| Microcontrollers            | microcontroller.ti.com | Security                      | www.ti.com/security               |
| RFID                        | www.ti-rfid.com        | Space, Avionics & Defense     | www.ti.com/space-avionics-defense |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video and Imaging             | www.ti.com/video                  |
|                             |                        | Wireless                      | www.ti.com/wireless-apps          |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated