# **Dual General Purpose Transistor**

### **PNP Dual**

This transistor is designed for general purpose amplifier applications. It is housed in the SOT-563 which is designed for low power surface mount applications.

- Lead-Free Solder Plating
- Low V<sub>CE(SAT)</sub>, < 0.5 V

### **MAXIMUM RATINGS**

| Rating                         | Symbol           | Value | Unit |
|--------------------------------|------------------|-------|------|
| Collector - Emitter Voltage    | $V_{CEO}$        | -60   | V    |
| Collector - Base Voltage       | $V_{CBO}$        | -50   | V    |
| Emitter-Base Voltage           | V <sub>EBO</sub> | -6.0  | V    |
| Collector Current – Continuous | I <sub>C</sub>   | -100  | mAdc |

### THERMAL CHARACTERISTICS

| Characteristic<br>(One Junction Heated)                  | Symbol                            | Max                         | Unit        |
|----------------------------------------------------------|-----------------------------------|-----------------------------|-------------|
| Total Device Dissipation $T_A = 25$ °C Derate above 25°C | P <sub>D</sub>                    | 357<br>(Note 1)<br>2.9      | mW<br>mW/°C |
|                                                          |                                   | (Note 1)                    |             |
| Thermal Resistance, Junction-to-Ambient                  | $R_{\theta JA}$                   | 350<br>(Note 1)             | °C/W        |
| Characteristic                                           |                                   |                             |             |
| (Both Junctions Heated)                                  | Symbol                            | Max                         | Unit        |
| Total Device Dissipation $T_A = 25^{\circ}C$             | $P_{D}$                           | 500                         | mW          |
| Derate above 25°C                                        |                                   | (Note 1)<br>4.0<br>(Note 1) | mW/°C       |
| <u> </u>                                                 |                                   | , ,                         |             |
| Thermal Resistance, Junction-to-Ambient                  | $R_{	hetaJA}$                     | 250<br>(Note 1)             | °C/W        |
| Junction and Storage<br>Temperature Range                | T <sub>J</sub> , T <sub>stg</sub> | -55 to +150                 | °C          |

<sup>1.</sup> FR-4 @ Minimum Pad.



### ON Semiconductor®

### http://onsemi.com



### MARKING DIAGRAM

3M D



SOT-563 CASE 463A Style 2

3M = Specific Device Code D = Date Code

### **ORDERING INFORMATION**

| Device     | Package | Shipping†                      |  |
|------------|---------|--------------------------------|--|
| EMT2DXV6T5 | SOT-563 | 2 mm Pitch<br>8000/Tape & Reel |  |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

# EMT2DXV6T5

# 5 (Figure 1977) 5 (Figure 1978) 5 (Figure

| Characteristic                                                                                           | Symbol               | Min  | Тур | Max  | Unit |
|----------------------------------------------------------------------------------------------------------|----------------------|------|-----|------|------|
| Collector-Base Breakdown Voltage (I <sub>C</sub> = -50 μAdc, I <sub>E</sub> = 0)                         | V <sub>(BR)CBO</sub> | -60  | -   | -    | Vdc  |
| Collector–Emitter Breakdown Voltage (I <sub>C</sub> = -1.0 mAdc, I <sub>B</sub> = 0)                     | V <sub>(BR)CEO</sub> | -50  | -   | -    | Vdc  |
| Emitter–Base Breakdown Voltage ( $I_E = -50 \mu Adc$ , $I_E = 0$ )                                       | $V_{(BR)EBO}$        | -6.0 | -   | -    | Vdc  |
| Collector–Base Cutoff Current (V <sub>CB</sub> = -30 Vdc, I <sub>E</sub> = 0)                            | I <sub>CBO</sub>     | -    | -   | -0.5 | nA   |
| Emitter-Base Cutoff Current (V <sub>EB</sub> = -5.0 Vdc, I <sub>B</sub> = 0)                             | I <sub>EBO</sub>     | -    | -   | -0.5 | μΑ   |
| Collector–Emitter Saturation Voltage (Note 2)<br>(I <sub>C</sub> = -50 mAdc, I <sub>B</sub> = -5.0 mAdc) | V <sub>CE(sat)</sub> | -    | -   | -0.5 | Vdc  |
| DC Current Gain (Note 2)<br>(V <sub>CE</sub> = -6.0 Vdc, I <sub>C</sub> = -1.0 mAdc)                     | h <sub>FE</sub>      | 120  | -   | 560  | -    |
| Transition Frequency ( $V_{CE} = -12 \text{ Vdc}, I_{C} = -2.0 \text{ mAdc}, f = 30 \text{ MHz}$ )       | f <sub>T</sub>       | _    | 140 | _    | MHz  |
| Output Capacitance ( $V_{CB} = -12 \text{ Vdc}$ , $I_E = 0 \text{ Adc}$ , $f = 1 \text{ MHz}$ )          | C <sub>OB</sub>      | _    | 3.5 | _    | pF   |

<sup>2.</sup> Pulse Test: Pulse Width  $\leq$  300  $\mu$ s, D.C.  $\leq$  2%.

# 查询"EMT2DXV6T5-D"供应替PICAL ELECTRICAL CHARACTERISTICS





Figure 1.  $I_C - V_{CE}$ 

Figure 2. DC Current Gain





Figure 3. Collector Saturation Region

Figure 4. On Voltage





Figure 5. Capacitance

Figure 6. Capacitance

### EMT2DXV6T5

## 查询"EMT2DXV6T5-D"供应商

### PACKAGE DIMENSIONS

SOT-563, 6-LEAD CASE 463A-01 ISSUE D



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
  - ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETERS
- MAXIMUM LEAD THICKNESS INCLUDES
  LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.

|     | MILLIMETERS |      | INC       | HES   |  |
|-----|-------------|------|-----------|-------|--|
| DIM | MIN         | MAX  | MIN       | MAX   |  |
| Α   | 1.50        | 1.70 | 0.059     | 0.067 |  |
| В   | 1.10        | 1.30 | 0.043     | 0.051 |  |
| С   | 0.50        | 0.60 | 0.020     | 0.024 |  |
| D   | 0.17        | 0.27 | 0.007     | 0.011 |  |
| G   | 0.50 BSC    |      | 0.020 BSC |       |  |
| J   | 0.08        | 0.18 | 0.003     | 0.007 |  |
| K   | 0.10        | 0.30 | 0.004     | 0.012 |  |
| S   | 1.50        | 1.70 | 0.059     | 0.067 |  |

### STYLE 2:

PIN 1. EMITTER 1 2. EMITTER 2

- 3. BASE 2 4. COLLECTOR 2
- 5. BASE 1 6. COLLECTOR 1

### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and was are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its partnif rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

### **PUBLICATION ORDERING INFORMATION**

### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free

Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.