5537

## 查问"5537/BrA"供应商

#### **FEATURES**

- Operates from ±5V to ±18V supplies
- Hoid leakage current 6pA @ T<sub>J</sub> = 25°C
- Less than 10µs acquisition time
- TTL, PMOS, CMOS compatible logic input
- 0.5mV typical hold step at  $C_H = 0.01 \mu F$
- Low input offset: 1MV (typical)
- 0.002% gain accuracy with  $R_L = 2k\Omega$
- · Low output noise in hold mode
- Input characteristics do not change during hold mode
- High supply rejection ratio in samples or hold
- Wide bandwidth

#### DESCRIPTION

The 5537 monolithic sample-and-hold amplifier combines the best features of ion-implanted JFET's with bipolar devices to obtain high accuracy, fast acquisition time, and low droop rate. This device is pin compatible with the LF198, and features superior performance in droop rate and output drive capability. The circuit shown in Figure 1 contains two operational amplifiers which function as a unity gain amplifier in the sample mode. The first amplifier has bipolar input transistors which give the system a low offset voltage. The second amplifier has JFET input transistors to achieve low leakage current from the hold capacitor. A unique circuit design for leakage current cancellation using current mirrors gives the 5537 a low droop rate at higher temperature. The output stage has the capability to drive a  $2k\Omega$  load. The logic input is compatible with TTL, PMOS or CMOS logic. The differential logic threshold is 1.4V with the sample mode occurring when the logic input is high.

### PIN CONFIGURATION



### ORDERING INFORMATION

| DESCRIPTION       | ORDER CODE | PACKAGE<br>DESIGNATOR* |  |  |
|-------------------|------------|------------------------|--|--|
| 8-Pin Ceramic DIP | 5537/BPA   | GDIP1-T8               |  |  |

<sup>\*</sup> MIL-STD 1835 or Appendix A of 1995 Military Data Handbook

### **BLOCK DIAGRAM**



7110826 0085297 TTT **...** 

June 15, 1987 498 853-0295 F09209

5537

## 查询"5537/BPA"供应商

### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                  | RATING <sup>1</sup>     | V mW |  |
|-------------------|------------------------------------------------------------|-------------------------|------|--|
| Vs                | Voltage Supply                                             | ±18                     |      |  |
| PD                | Power dissipation (package limitation) <sup>1</sup>        | 500                     |      |  |
| TA                | Operating ambient temperature range                        | -55 to +125             | °C   |  |
| T <sub>STG</sub>  | Storage temperature range                                  | -65 to +150             | °C   |  |
| Output short c    | Input voltage                                              | Equal to supply voltage |      |  |
|                   | Logic to logic reference differential voltage <sup>2</sup> | +7, -30                 | V    |  |
|                   | Output short circuit duration                              | Indefinite              |      |  |
|                   | Hold capacitor short circuit duration                      | 10                      | s    |  |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                     | 300                     | -°C  |  |

### DC ELECTRICAL CHARACTERISTICS3

| SYMBOL           | PARAMETER                                               | TEST CONDITIONS                                 | T <sub>amb</sub> = +25°C |                  |       | T <sub>amb</sub> = -55°C, +125°C |     |      | UNIT |
|------------------|---------------------------------------------------------|-------------------------------------------------|--------------------------|------------------|-------|----------------------------------|-----|------|------|
|                  |                                                         |                                                 | MIN                      | TYP              | MAX   | MIN                              | TYP | MAX  |      |
| V <sub>IO</sub>  | Input offset voltage5                                   |                                                 |                          | 1                | 3     |                                  |     | 5    | mV   |
| I <sub>IB</sub>  | Input bias current <sup>5</sup>                         |                                                 |                          | 5                | 25    |                                  |     | 75   | nA   |
| R <sub>IN</sub>  | Input impedance                                         |                                                 |                          | 10 <sup>10</sup> |       |                                  |     |      | Ω    |
|                  | Gain error                                              | $-10V \le V_{1N} \le 10V$ , $R_L = 2k\Omega$    |                          | 0.002            | 0.007 |                                  |     | 0.01 | %    |
|                  |                                                         | $-11.5V \le V_{IN} \le 11.5V$ ,<br>$R_L = 10kΩ$ |                          |                  | 0.007 |                                  |     | 0.01 | %    |
|                  | Feedthrough attenuation ratio                           | C <sub>H</sub> = 0.01μF                         | 86                       | 96               |       |                                  |     |      | dB   |
| R <sub>OUT</sub> | Output impedance                                        | "HOLD mode"                                     |                          | 0.5              | 2     |                                  |     | 4    | Ω    |
|                  | "HOLD" Step4                                            | $C_H = 0.01 \mu F$ , $V_{OUT} = 0$              |                          | 0.5              | 2.0   |                                  |     |      | mV   |
| lcc              | Supply current                                          | V <sub>S</sub> = ±18V                           |                          | 4.5              | 6.5   |                                  |     | 7.5  | mA   |
| Ι <sub>Ν</sub>   | Logic and logic reference                               | V <sub>IN</sub> = 2.4V                          |                          |                  | 10    |                                  |     | 20   | μА   |
|                  | Input current                                           | V <sub>IN</sub> = 0V                            |                          |                  | -10   |                                  |     | -20  | μА   |
| lн               | H Leakage current into hold ca-<br>pacitor <sup>5</sup> | HOLD mode                                       |                          | .006             | .050  |                                  |     | 25   | nА   |
|                  |                                                         | V <sub>OUT</sub> = 10V                          |                          |                  |       |                                  |     |      |      |
|                  | Acquisition time to 0.1%                                | C <sub>H</sub> = 1000pF                         |                          | 4                |       |                                  |     | `    | μѕ   |
|                  |                                                         | C <sub>H</sub> = 0.01μf                         |                          | 20               |       |                                  |     |      | μs   |
| lc               | Hold capacitor charging cur-<br>rent                    | V <sub>IN</sub> - V <sub>OUT</sub> = 2V         |                          | 5                |       |                                  |     |      | mA   |
| PSRR             | Supply voltage rejection ratio                          | V <sub>OUT</sub> = 0                            | 80                       | 110              |       | 80                               |     |      | dB   |
| VTH              | Differential logic threshold                            |                                                 | 0.8                      | 1.4              | 2.4   | 0.8                              |     | 2.4  |      |

1. The maximum junction temperature of the 5537 is 150°C.

Although the differential voltage may not exceed the limits given, the common mode voltage on the logic pins may be equal to the supply voltages without causing damage to the circuit. For proper logic operation, however, one of the logic pins must always be at least 2V below the positive supply and 3V above the negative supply.

3. Unless otherwise specified, the following conditions apply: Unit is in "sample" mode, V<sub>S</sub> = ±15V, T<sub>J</sub> = 25°C, -11.5V ≤ V<sub>IN</sub> ≤ 11.5V, C<sub>H</sub> =  $0.01\mu F$ , and  $R_L=2k\Omega$ . Logic reference voltage = 0V and logic voltage = 2.5V.

Hold step is sensitive to stray capacitive coupling between input logic signals and the hold capacitor. 1pF, for instance, will create an additional 0.5mV step with a 5V logic swing and a 0.01F hold capacitor. Magnitude of the hold step is inversely proportional to hold capacitor

5. These parameters guaranteed over a supply voltage range of ±5 to ±18V.



June 15, 1987

<del>查询"5537/BPA"供应商</del>

### TYPICAL PERFORMANCE CHARACTERISTICS



7110826 0085299 872

June 15, 1987

5537

# 查询"5537/BPA"供应商





June 15, 1987

7110826 0085300 314 🖿

## 查询"5537/BPA"供应商

#### SAMPLE-AND-HOLD

For many years designers have used the sample-and-hold (or track-and-hold) to operate on analog information in a time frame which is expedient.

By sampling a segment of the information and holding it until the proper timing for converting to some form of control signal or readout allows the designer certain freedom in performing predetermined manipulative functions. Therefore, the sample-and-hold can be defined as a "selective analog memory cell".

The memory is volatile and will also decay with time.

When using the sample-and-hold method for evaluating signal information, the designer is given the added feature of eliminating outside noise elements. With the analog-to-digital converter products available today, the "DC memory" of the sample-and-hold can be easily converted to digital format and further incorporated into microprocessor based systems.

Parametric evaluation of the sample-and-hold will be discussed in the following paragraphs.

### **DEFINITION OF TERMS**

Acquisition Time - The time required to acquire a new analog input voltage with an output step of 10V. Note that acquisition time is not just the time required for the output to settle, but also includes the time required for all internal nodes to settle so that the output assumes the proper value when switched to the hold mode.

Aperture Delay Time — The time elapsed from the hold command to the opening of the switch.

Aperture Jitter - Also called "aperture uncertainty time", it's the time variation or uncertainty with which the switch opens, or the time variation in aperture delay.

Aperture Time — The delay required between "hold" command and an input analog transition, so that the transition does not affect the held output.

Bandwidth - The frequency at which the gain is down 3dB from its DC value. It's measured in sample (track) mode with a small-signal sine wave that doesn't exceed the slew rate limit.

Effective Aperture Delay - The time difference between the hold command and the time at which the input signal is at the held voltage.

Figure of Merit - The ratio of the available charging current during sample mode to the leakage current during hold mode.

Hold-Mode Droop - The output voltage change per unit of time while in hold. Commonly specified in V/s, µV/µs or other convenient units.

Hold-Mode Feedthrough - The percentage of an input sinusoidal signal that is measured at the output of a sample-hold when it's in hold mode

Hold Settling Time - The time required for the output to settle within 1mV of final value after the "hold" logic command.

Sample-to-Hold Offset Error — The difference in output voltage between the time the switch starts to open, and the time when the output has settled completely. It is caused by charge being transferred to the hold capacitor switch as it opens.

Slew Rate - The fastest rate at which the sample-and-hold output can change (specified in V/µs).

Hold Step - The voltage step at the output of the sample-and-hold when switching from sample mode to hold mode with a steady (DC) analog input voltage. Logic swing is 5V.

Dynamic Sampling Error — The error introduced into the hold output due to a changing analog input at the time the hold command is given. Error is expressed in mV with a given hold capacitor value and input slew rate. Note that this error term occurs even for long sample times.

Gain Error - The ratio of output voltage swing to input voltage swing in the sample mode expressed as a percent difference.

Threshold Level - will be defined as that level which causes the switch control to change state.

#### **BASIC BLOCK DIAGRAM**

The basic circuit concept of the sample-and-hold circuit incorporates the use of two (2) operational amplifiers and a switch control mechanism (which determines sample, hold or track conditions). Reference Figure 1.

The block diagram of the 5537 is a closed loop non-inverting unity gain sample-and-hold system. The input buffer amplifier supplies the current necessary to charge the hold capacitor, while the output buffer amplifier closes the loop such that the output voltage is identical to the input voltage (with

consideration for input offset voltage, offset current, and temperature variations which are common to all sample-and-hold circuits, be they monolithic, hybrid or modular).

When the sampling switch is open (in the hold mode) the clamping diodes close the loop around the input amplifier to keep it from being overdriven into saturation.

The switch control is driven by external logic levels via a timing sequence remote from the sample-and-hold device (see Figure 2). The switch control has a floating reference (Pin 7), referred to as the logic reference which makes the sample-and-hold device compatible to several types of external logic signals (TTL, PMOS, and CMOS). The switching device operates at a threshold level of 1.4V.

The switch mechanism is on (sampling an information stream) when the logic level is high (Pin 8 is 1,4V higher than Pin 7) and presents a load of 5µA to the input logic signal. The analog sampled signal is amplified, stored (in the external holding capacitor), and buffered. At the end of the sampling period the internal switch mechanism turns off (switch opens) and the "stored analog memory" information on the external capacitor (Pin 6) is loaded down by an operational amplifier connected in the unity gain non-inverting configuration. This amplifier, whose input impedance is effectively:

 $R = R_{IN}(A_{OL})/(1 + 1/A)$ where

> R = Effective input impedance R<sub>IN</sub> = Open loop input impedance

A<sub>OL</sub> = Open loop gain = AC loop gain

Therefore, the higher the open loop gain of the second operational amplifier, the larger the effective loading on the capacitor. The larger the load, the lower the "leakage" current and the better the droop characteristics.

In actuality, the amplifiers are designed with special leakage current cancellation circuits along with FET input devices. The leakage current cancellation circuits give better high temperature operation (remember that the FET amplifiers double in required bias current for every 10 degree increase in junction temperature).

Sampling time for the 5537 is less than 10µsec, (measured to 0.1% of input signal). Leakage current is 6pA at a rate output load of  $2k\Omega$ 

7110826 0085301 250 📟

5537

# 查询"5537/BPA"供应商

### BASIC APPLICATIONS

#### **Multiplying DAC**

As depicted in the block diagram of Figure 3, the sample-and-hold circuit is used to supply a "variable" reference to the digital-to-analog converter. As the input reference varies, the output will change in accordance with Equation 1, shown in Figure 3.

Varying the input signal reference level can aid the system in performing both compression and expansion operations. The multiplying DAC's used are the Philips 5008; however, if the rate of change of the reference variation is kept slow enough a microprocessor compatible DAC can be incorporated, such as the 5018 or the 5020.

#### **Data Acquisition Systems**

As mentioned earlier, the designer may wish to operate on several different segments of an "analog" signal; however, he is limited by the fact that only one analog to digital converter channel is available to him. Figure 4 shows the means by which a multiplexing system may be accomplished

#### **APPLICATION HINTS**

#### **Hold Capacitor**

A significant source of error in an accurate sample-and-hold circuit is dielectric absorption in the hold capacitor. A mylar cap, for instance, may "sag back" up to 0.2% after a quick change in voltage. A long "soak" time is required before the circuit can be put back into the hold mode with this type of capacitor. Dielectrics with very low hysteresis are polystyrene, polypropylene, and Teflon, Other types such as mica and polycarbonate are not nearly as good. Ceramic is unusable with > 1% hysteresis. The advantage of polypropylene over polystyrene is that it extends the maximum ambient temperature from 85°C to 100°C. The hysteresis relaxation time constant in polystyrene, for instance, is 10-50ms. If A-to-D conversion can be made within 1ms, hysteresis error will be reduced by a factor of ten.

### DC Zeroing

DC zeroing is accomplished by connecting the offset adjust pin to the wiper of a  $1 k\Omega$  potentiometer which has one end tied to V+ and the other end tied through a resistor to ground. The resistor should be selected to give  $\pm 0.6 mA$  through the  $1 k\Omega$  potentiometer.

#### Sampling Dynamic Signals

Sampling errors due to moving (changing) input signals are of significant concern to designers employing sample-and-hold circuits. There exist finite phase delays

through the sample-and-hold circuit causing an input-output phase differential for moving signals. In addition, the series protection resistor (300 $\Omega$  to Pin 6 of the 5537) will add an RC time constant, over and above the slew rate limitation of the input buffer/current drive amplifier. This means that at the moment the "hold" command arrives, the hold capacitor voltage may be somewhat different than the actual analog input. The effect of these delays is opposite to the effect created by delays in the logic which switches the circuit from sample to hold. For example, consider an analog input of 20 Vp.p at 10kHz. Maximum dV/dt is 0.6V/µs. With no analog phase delay and 100ns logic delay, one could expect up to  $(0.1\mu s)$   $(0.6V/\mu s) = 60mV$  error if the "hold" signal arrived near maximum dV/dt of the input. A positive going input would give a ± 60mv error. Now assume a 1MHz (3dB) bandwidth for the overall analog loop. This generates a phase delay of 160ns. If the hold capacitor sees this exact delay, then error due to analog delay will be (0.16µs) (0.6V/µs) = -96mV (analog) for a total of -36mV. To add to the confusion, analog delay is proportional to hold capacitor value while digital delay remains constant. A family of curves (dynamic sampling error) is included to help estimate errors.

A curve labeled "Aperture Time" has been included for sampling conditions where the input is steady during the sampling period, but may experience a sudden change nearly coincident with the "HOLD" command. This curve is based on a 1mV error fed into the output.

A second curve, "Hold Settling Time", indicates the time required for the output to settle to 1mV after the "HOLD" command.

### **Digital Feedthrough**

Fast rise time logic signals can cause hold errors by feeding externally into the analog input at the same time the amplifier is put into the hold mode. To minimize this problem, board layout should keep logic lines as far as possible from the analog input. Grounded guarding traces may also be used around the input line, especially if it is driven from a high impedance source. Reducing high amplitude logic signals to 2.5V will also help.

Logic signals also couple to the hold capacitor. This hold capacitor should be guarded by a PC card trace connected to the sample-and-hold output. This will also minimize board leakage.

#### SPECIAL NOTES

- Not all definitions herein defined are measured parametrically for the 5537, but are legitimate terms used in sample-and-hold systems.
- Reference should be made to *Design Engineering*, Volumes 23 (Nov. 8, 1978),
  25 (Dec. 6, 1978) and 26 (Dec. 20, 1978)
  for articles written by Eugene Zuch of
  Datel Systems, Inc. for a further
  discussion of sample-and-hold circuits.
- Reference also made to National Semiconductor's Special Functions Data Book (1976.)

### TYPICAL APPLICATIONS



June 15, 1987

7110826 0085302 197

5537

## 查询"5537/BPA"供应商





7110826 0085303 023