

#### www.ti.com

SCAS858A-JUNE 2008-REVISED JULY 2009

### Ten Output High Performance Clock Synchronizer, Jitter Cleaner, and Clock Distributor

#### FEATURES

- High Performance LVPECL, LVDS, LVCMOS PLL Clock Synchronizer
- Two Reference Clock Inputs (Primary and Secondary Clock) for Redundancy Support with Manual or Automatic Selection
- Accepts Two Differential Input (LVPECL or LVDS) References up to 500MHz (or Two LVCMOS Inputs up to 250MHz) as PLL Reference
- VCXO\_IN Clock is Synchronized to One of Two Reference Clocks
- VCXO\_IN Frequencies up to 1.5GHz (LVPECL) 800Mhz for LVDS and 250MHz for LVCMOS Level Signaling
- Outputs Can be a Combination of LVPECL, LVDS, and LVCMOS (Up to 10 Differential LVPECL or LVDS Outputs or up to 20 LVCMOS Outputs), Output 9 can be Converted to an Auxiliary Input as a 2nd VC(X)O.
- Output Divider is Selectable to Divide by 1, 2, 3, 4, 5, 6, 8, 10, 12, 16, 18, 20, 24, 28, 30, 32, 36, 40, 42, 48, 50, 56, 60, 64, 70, or 80 On Each Output Individually up to Eight Dividers. (Except for Output 0 and 9, Output 0 Follows Output 1 Divider and Output 9 Follows Output 8 Divider)
- SPI Controllable Device Setting
- Individual Output Enable Control via SPI Interface
- Integrated On-Chip Non-Volatile Memory (EEPROM) to Store Settings without the Need to Apply High Voltage to the Device
- Optional Configuration Pins to Select Between Two Default Settings Stored in EEPROM
- Efficient Jitter Cleaning from Low PLL Loop Bandwidth
- Very Low Phase Noise PLL Core
- Programmable Phase Offset (Input Reference to Outputs)

- Wide Charge-Pump Current Range From 200μA to 3mA
- Dedicated Charge-Pump Supply for Wide Tuning Voltage Range VCOs
- Presets Charge-Pump to V<sub>CC\_CP</sub>/2 for Fast Center-Frequency Setting of VC(X)O, Controlled Via the SPI Bus
- SERDES Startup Mode (Depending on VCXO Range)
- Auxiliary Input: Output 9 can Serve as 2nd VCXO Input to Drive All Outputs or to Serve as PLL Feedback Signal
- RESET or HOLD Input Pin to Serve as Reset or Hold Functions
- REFERENCE SELECT for Manual Select Between Primary and Secondary Reference Clocks
- POWER DOWN (PD) to Put Device in Standby Mode
- Analog and Digital PLL Lock Indicator
- Internally Generated VBB Bias Voltages for Single-Ended Input Signals
- Frequency Hold-Over Mode Activated by HOLD Pin or SPI Bus to Improve Fail-Safe Operation
- Input to All Outputs Skew Control
- Individual Skew Control for Each Output with Each Output Divider
- Packaged in a QFN-64 Package
- ESD Protection Exceeds 2kV HBM
- Industrial Temperature Range of –40°C to 85°

#### **APPLICATIONS**

- Low Jitter Clock Driver for High-End Telecom and Wireless Applications
- High Precision Test Equipment
- These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



df.dzsc.com

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

### SC全容的个日边在2009



The CDCE72010 is a high-performance, low phase noise, and low skew clock synchronizer that synchronizes a VCXO (Voltage Controlled Crystal Oscillator) or VCO (Voltage Controlled Oscillator) frequency to one of two reference clocks. The clock path is fully programmable providing the user with a high degree of flexibility. The following relationship applies to the dividers:

Frequency (VCXO\_IN or AUX\_IN) / Frequency (PRI\_REF or SEC\_REF) = (P\*N)/(R\*M)

The VC(X)O\_IN clock operates up to 1.5GHz through the selection of external VC(X)O and loop filter components. The PLL loop bandwidth and damping factor can be adjusted to meet different system requirements.

The CDCE72010 can lock to one of two reference clock inputs (PRI\_REF and SEC\_REF) and supports frequency hold-over mode for fail-safe and system redundancy. The outputs of the CDCE72010 are user definable and can be any combination of up to 10 LVPECL/LVDS outputs or up to 20 LVCMOS outputs. The built-in synchronization latches ensure that all outputs are synchronized for very low output skew.

All device settings, including output signaling, divider value selection, input selection, and many more, are programmable with the SPI (4-wire Serial Peripheral Interface). The SPI allows individual control of the device settings.

The device operates in a 3.3V environment and is characterized for operation from -40°C to +85°C.



Figure 1. High Level Block Diagram of the CDCE72010

2

Texas

INSTRUMENTS

www.ti.com



#### SCAS858A-JUNE 2008-REVISED JULY 2009

### 

#### PACKAGE

The CDCE72010 is available in a 64-pin lead-free "green" plastic quad flatpack package with enhanced bottom thermal pad for heat dissipation. The Texas Instruments package designator is RGC (S-PQFP-N64).



#### **TERMINAL FUNCTIONS**

| TERN               | IINAL                                              | 1/0          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|--------------------|----------------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME               | NO.                                                | 1/0          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| VCC                | 5,8,11,14,19<br>22,25,28,31<br>34,37,40, and<br>43 | Power        | 3.3V supply for the output buffers. There is no internal connection between V <sub>CC</sub> and AV <sub>CC</sub> . It is recommended that each V <sub>CC</sub> uses its own supply filter.                                                                                                                                                                                                                   |  |
| VCC_PLL            | 4, 63                                              | A. Power     | 3.3V PLL supply voltage for the PLL circuitry.                                                                                                                                                                                                                                                                                                                                                               |  |
| VCC_IN             | 57, 60                                             | A. Power     | 3.3V reference input buffers and circuitry supply voltage.                                                                                                                                                                                                                                                                                                                                                   |  |
| VCC_VCXO           | 51, 54                                             | A. Power     | 3.3V VCXO input buffer and circuitry supply voltage.                                                                                                                                                                                                                                                                                                                                                         |  |
| GND                | 32                                                 | Ground       | Ground connected to thermal pad internally.                                                                                                                                                                                                                                                                                                                                                                  |  |
| GND                | PAD                                                | Ground       | Ground on thermal pad. See layout recommendations.                                                                                                                                                                                                                                                                                                                                                           |  |
| VCCA               | 48, 49                                             | A. Power     | 3.3V for internal analog circuitry power supply                                                                                                                                                                                                                                                                                                                                                              |  |
| GND_CP             | 2                                                  | A.<br>Ground | Analog ground for charge pump                                                                                                                                                                                                                                                                                                                                                                                |  |
| VCC_CP             | 64                                                 | A. Power     | Charge pump power supply pin used to have the same supply as the external VCO/VCXO. It can be set from 2.3V to 3.6V.                                                                                                                                                                                                                                                                                         |  |
| SPI_MISO           | 15                                                 | DO           | In SPI mode it is an open drain output and it functions as a master and in slave out as a serial control data output from the CDCE72010.                                                                                                                                                                                                                                                                     |  |
| SPI_LE<br>or CD1   | 45                                                 | I            | LVCMOS input, control latch enable for the Serial Programmable Interface (SPI), with hysteresis in SPI mode.<br>In configuration default mode this pin becomes CD1.                                                                                                                                                                                                                                          |  |
| SPI_CLK<br>or CD2  | 46                                                 | I            | LVCMOS input, serial control clock input for the SPI bus interface, with hysteresis. <i>In configuration default mode this pin becomes CD2</i> .                                                                                                                                                                                                                                                             |  |
| SPI_MOSI<br>or CD3 | 44                                                 | I            | LVCMOS input, master out slave in as a serial control data input to CDCE72010 for the SPI bus interface. <i>In configuration default mode this pin becomes CD3 and it should be tied to GND.</i>                                                                                                                                                                                                             |  |
| MODE_SEL           | 16                                                 | I            | <b>SPI MODE = H</b> ; when driven high or left unconnected, it defaults to SPI bus interface mode.<br><b>CD MODE = L</b> ; If tied low the device goes into configuration default mode which is<br>configured by CD1, CD2, CD3, and AUX_SEL (CTRL_LE, CTRL_CLK, and CTRL_MOSI).<br>In configuration default mode the device loads various configuration defaults from the<br>EEPROM into memory at start-up. |  |

### SC全部合地位2009

#### **TERMINAL FUNCTIONS (continued)**

| TERMINA       | L   | 1/0  | DECODIDION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME          | NO. | 1/0  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| AUX_SEL       | 18  | Ι    | This pin is used in CD mode only. If set to "1" or left unconnected, it disables output 9 and enables the AUXILIARY input to drive all outputs from output0 to output8 depending on the EEPROM configuration. If driven low in CD mode, it enables output 9 and makes all outputs driven by the VCXO Input depending on the internal EEPROM configuration.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| REF_SEL       | 47  | I    | If Auto Reference Select mode is OFF, this pin acts as an External Input Reference Select<br>Pin;<br>The REF_SEL signal selects one of two input clocks:<br>REF_SEL [1]: PRI_REF is selected;<br>REF_SEL [0]: SEC_REF is selected;<br>The input has an internal 150-kΩ pull-up resistor and if left unconnected it will default to<br>logic level "1".<br>If Auto Reference Select mode in ON, this pin not used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| POWER_DOWN    | 17  | I    | This pin is active low and can be activated externally or by the corresponding bit in the SPI register (in case of logic high, the SPI setting is valid). This pin switches the device into powerdown mode The input has an internal 150-k $\Omega$ pull-up resistor and if left unconnected it will default to logic level "1".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| RESET or HOLD | 33  | I    | This LVCMOS input can be programmed (SPI) to act as $\overline{\text{HOLD}}$ or $\overline{\text{RESET}}$ . $\overline{\text{RESET}}$ is the default function. This pin is active low and can be activated external or via the corresponding bit in the SPI register.<br>In the case of $\overline{\text{RESET}}$ , the CP (Charge Pump) is switched to 3-state and all counters are reset to zero. The LVPECL outputs are static low (N) and high (P) respectively, and the LVCMOS outputs are all low or high if inverted. In the case of $\overline{\text{HOLD}}$ , the CP (Charge Pump) is switched to 3-state and with the next valid reference clock cycle, the charge pump is switched back into normal operation (CP stays in 3-state as long as no reference clock is valid). During $\overline{\text{HOLD}}$ , all outputs are at normal operation. This mode allows external control of "frequency hold-over" mode. The input has an internal 150-k $\Omega$ pull-up resistor. |
| VCXO IN+      | 53  | Ι    | VCXO input (+) for LVPECL+, LVDS+, and LVCMOS level inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| VCXO IN-      | 52  | I    | Complementary VCXO input for LVPECL-, LVDS- inputs. In the case of a LVCMOS level input on VCXO IN+, ground this pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| PRI REF+      | 59  | Ι    | Universal input buffer (LVPECL, LVDS, LVCMOS) positive input for the Primary Reference Clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| PRI REF-      | 58  | Ι    | Universal input buffer (LVPECL, LVDS) negative input for the Primary Reference Clock. In the case of LVCMOS signaling, ground this pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| SEC REF+      | 62  | I    | Universal input buffer (LVPECL, LVDS, LVCMOS) positive input for the Secondary Reference Clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SEC REF-      | 61  | Ι    | Universal input buffer (LVPECL, LVDS,) negative input for the Secondary Reference Clock.<br>In the case of LVCMOS signaling, ground this pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| TESTOUTA      | 1   | A    | Analog Test Point for TI internal testing. Connect a $1k\Omega$ pull-down resistor or leave unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| STATUS        | 55  | AO/O | LVCMOS output for TI internal testing. Leave unconnected unless it is configured as the IREF_CP pin. In this case it should be connected to a $12\text{-}k\Omega$ resistor to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| CP_OUT        | 3   | AO   | Charge pump output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| VBB           | 56  | AO   | Internal voltage bias analog output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| PLL_LOCK      | 50  | AI/O | LVCMOS output for PLL_LOCK information. This pin is set high if the PLL is in lock. This output can be programmed to be a digital lock detect or analog lock detect (see description of Analog Lock). The PLL is locked (set high), if the rising edge of either the PRI_REF or SEC_REF clock and the VCXO_IN clock at the PFD (Phase Frequency Detector) are inside the lock detect window for a predefined number of successive clock cycles. The PLL is out-of-lock (set low), if the rising edge of either the PRI_REF or SEC_REF clock at the PFD are outside the lock detect window. The lock detect window and the number of successive clock cycles are user definable (via the SPI interface).                                                                                                                                                                                                                                                                                   |

4



www.ti.com



### 

#### SCAS858A-JUNE 2008-REVISED JULY 2009

#### **TERMINAL FUNCTIONS (continued)**

| TERMINAL                                                                                        |                                                                            | 1/0 | DECODIDATION                                                                                                                                                                                                                                          |  |  |
|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                                                                                            | NO.                                                                        | 1/0 | DESCRIPTION                                                                                                                                                                                                                                           |  |  |
| U0P:U0N<br>U1P:U1N<br>U2P:U2N<br>U3P:U3N<br>U4P:U4N<br>U5P:U5N<br>U6P:U6N<br>U7P:U7N<br>U8P:U8N | 7,6<br>10,9<br>13,12<br>21,20<br>24,23<br>27,26<br>30,29<br>36,35<br>39,38 | 0   | The main outputs of the CDCE72010 are user definable and can be any combination of up to 9 LVPECL outputs, 9 LVDS outputs, or up to 18 LVCMOS outputs. The outputs are selectable via the SPI interface. The power-up setting is EEPROM configurable. |  |  |
| U9P or AUXINP                                                                                   | 42                                                                         | I/O | Positive universal output buffer 9 can be 3-stated and used as a positive universal auxiliary input buffer (It requires external termination). The auxiliary input signal can be routed to drive the outputs or the feedback loop to the PLL.         |  |  |
| U9N or AUXINN                                                                                   | 41                                                                         | I/O | Negative universal output buffer 9 can be 3-stated and used as a negative universal auxiliary input buffer (It requires external termination). The auxiliary input signal can be routed to drive the outputs or the feedback loop to the PLL.         |  |  |

#### PACKAGE THERMAL RESISTANCE FOR QFN (RGZ) PACKAGE<sup>(1)(2)</sup>

| AIRFLOW<br>(LFM) |                                         | θ <sub>JP</sub> (°C/W) <sup>(3)</sup> | θ <sub>JA</sub> (°C/W) |
|------------------|-----------------------------------------|---------------------------------------|------------------------|
| 0                | JEDEC compliant board (6x6 VIAs on PAD) | 1.5                                   | 28                     |
| 100              | JEDEC compliant board (6x6 VIAs on PAD) | 1.5                                   | 17.6                   |
| 0                | Recommended layout (10×10 VIAs on PAD)  | 1.5                                   | 22.8                   |
| 100              | Recommended layout (10x10 VIAs on PAD)  | 1.5                                   | 13.8                   |

(1) The package thermal impedance is calculated in accordance with JESD 51 and JEDEC2S2P (high-k board).

(2) Connected to GND with 9 thermal vias (0.3 mm diameter).

(3)  $\theta_{JP}$  (Junction – Pad) is used for the QFN package, because the main heat flow is from the junction to the GND-pad of the QFN.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)

|                                                               |                                          |                                      | MIN  | MAX                   | UNIT |
|---------------------------------------------------------------|------------------------------------------|--------------------------------------|------|-----------------------|------|
| V <sub>CC</sub> ,<br>AV <sub>CC</sub> ,<br>V <sub>CC_CP</sub> | Supply voltage range <sup>(1)</sup>      |                                      | -0.5 | 4.6                   | V    |
| VI                                                            | Input voltage range <sup>(2)</sup>       |                                      | -0.5 | $V_{CC} + 0.5$        | V    |
| Vo                                                            | Output voltage range <sup>(2)</sup>      | Output voltage range <sup>(2)</sup>  |      | V <sub>CC</sub> + 0.5 | V    |
|                                                               | Input current                            | $V_{I} < 0, V_{I} > V_{CC}$          |      | ±20                   | mA   |
|                                                               | Output current for LVPECL/LVCMOS Outputs | 0 < V <sub>O</sub> < V <sub>CC</sub> |      | ±50                   | mA   |
| TJ                                                            | Junction temperature                     |                                      |      | 125                   | °C   |
| T <sub>stg</sub>                                              | Storage temperature range                |                                      | -65  | 150                   | °C   |

(1) All supply voltages have to be supplied simultaneously.

(2) The input and output negative voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

SC全部的心地吃到2009的那里地带2009

Texas Instruments

www.ti.com

#### **RECOMMENDED OPERATING CONDITIONS**

for the CDCE72010 device for under the specified industrial temperature range of -40°C to 85°C

|                                                                                             |                                                               |                                                                                                                                                                             | MIN                 | NOM | MAX                   | UNIT |
|---------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|-----------------------|------|
| Power Supp                                                                                  | ly                                                            |                                                                                                                                                                             |                     |     |                       |      |
| V <sub>CC</sub>                                                                             | Supply voltage                                                |                                                                                                                                                                             | 3                   | 3.3 | 3.6                   | V    |
| V <sub>CC_PLL</sub> ,<br>V <sub>CC_IN</sub> ,<br>V <sub>CC_VCXO</sub> ,<br>V <sub>CCA</sub> | Analog supply voltage                                         |                                                                                                                                                                             | 3                   | 3.3 | 3.6                   |      |
| V <sub>CC_CP</sub>                                                                          |                                                               |                                                                                                                                                                             | 2.3                 |     | V <sub>CC</sub>       | V    |
| P LVPECL                                                                                    | REF at 30.72MHz VCXO at<br>491.52MHz Outputs are<br>LVPECL-HS | Divider 1 set to divide by 8 (DCR<br>30%) Divider 2 set to divide by 4<br>(DCR 30%) Divider 3 set to divide                                                                 |                     | 2.9 |                       | W    |
| P <sub>LVDS</sub>                                                                           | REF at 30.72MHz VCXO at<br>491.52MHz Outputs are LVDS-HS      | by 2 (DCR 30%) Divider 4 set to<br>divide by 2 (DCR 30%) Divider 5<br>set to divide by 1 (DCR 30%)<br>Divider 6 set to divide by 1 (DCR<br>0%) Divider 7 set to divide by 1 |                     | 2.0 |                       | W    |
| P LVCMOS                                                                                    | REF at 30.72MHz VCXO at<br>122.88MHz Outputs are LVCMOS       | Divider 6 set to divide by 1 (DCR<br>0%) Divider 7 set to divide by 1<br>(DCR 0%) Divider 8 set to divide by<br>1 (DCR 0%) DCR: Divider Current<br>Reduction Setting        |                     | 2.2 |                       | W    |
| P <sub>OFF</sub>                                                                            | REF at 30.72MHz VCXO at<br>491.52MHz                          | Dividers are disabled. Outputs are disabled.                                                                                                                                |                     | 775 |                       | mW   |
| P <sub>PD</sub>                                                                             |                                                               | Device is powered down                                                                                                                                                      |                     | 30  |                       | mW   |
| Typical Oper                                                                                | ating Conditions at $V_{CC}$ =3.3V and 25°C                   | c unless otherwise specified.                                                                                                                                               |                     |     |                       |      |
| Differential                                                                                | Input Mode (PRI_REF, SEC_REF, VC                              | XO_IN and AUX_IN)                                                                                                                                                           |                     |     |                       |      |
| VINPP                                                                                       | Input amplitude <sup>(1)</sup>                                | $(V_{INP} - V_{INN})$                                                                                                                                                       | 0.1                 |     | 1.3                   | V    |
| VICM                                                                                        | Common-mode input voltage                                     |                                                                                                                                                                             | 1.0                 |     | V <sub>CC</sub> - 0.3 | V    |
| I <sub>IH</sub>                                                                             | Differential input current high ( No internal termination)    | $V_{I} = V_{CC}, V_{CC} = 3.6 V$                                                                                                                                            |                     |     | 20                    | μΑ   |
| IIL                                                                                         | Differential input current low( No internal termination)      | $V_{I} = 0 V, V_{CC} = 3.6 V$                                                                                                                                               | -20                 |     | 20                    | μΑ   |
|                                                                                             | Input capacitance on PRI_REF, SEC                             | C_REF and VCXO_REF                                                                                                                                                          |                     | 3   |                       | pF   |
|                                                                                             | Input capacitance on AUX_IN                                   |                                                                                                                                                                             |                     | 7   |                       | pF   |
| LVCMOS In                                                                                   | put Mode (SPI_CLK, SPI_MOSI, SPI_                             | LE, PD, RESET, REF_SEL, MOD_SEI                                                                                                                                             | _)                  |     |                       |      |
| V <sub>IL</sub>                                                                             | Low-level input voltage LVCMOS <sup>(2)</sup>                 |                                                                                                                                                                             | 0                   |     | $0.3 V_{CC}$          | V    |
| V <sub>IH</sub>                                                                             | High-level input voltage LVCMOS <sup>(2)</sup>                |                                                                                                                                                                             | 0.7 V <sub>CC</sub> |     | V <sub>CC</sub>       | V    |
| V <sub>IK</sub>                                                                             | LVCMOS input clamp voltage                                    | $V_{CC} = 3 \text{ V}, \text{ II} = -18 \text{ mA}$                                                                                                                         |                     |     | -1.2                  | V    |
| I <sub>IH</sub>                                                                             | LVCMOS input current                                          | $V_{I} = V_{CC}, V_{CC} = 3.6 V$                                                                                                                                            |                     |     | 20                    | μΑ   |
| IIL                                                                                         | LVCMOS input                                                  | $V_{I} = 0 V, V_{CC} = 3.6 V$                                                                                                                                               | -10                 |     | -40                   | μA   |
| CI                                                                                          | Input capacitance (LVCMOS<br>signals)                         | $V_{I} = 0 V \text{ or } V_{CC}$                                                                                                                                            |                     | 3   |                       | pF   |

V<sub>INPP</sub> minimum and maximum is required to maintain ac specifications; the actual device function tolerates at a minimum V<sub>INPP</sub> of 150mV.

(2) V<sub>IL</sub> and V<sub>IH</sub> are required to maintain ac specifications; the actual device function tolerates a smaller input level of 1V, if an AC coupling to V<sub>CC</sub>/2 is provided.



SCAS858A-JUNE 2008-REVISED JULY 2009

\*查谢@DCE72010"供应商-

#### TIMING REQUIREMENTS

over recommended ranges of supply voltage, load, and operating free-air temperature<sup>(1)(2)(3)(4)</sup>

|                                | PARAMETER                                                                                                                         | MIN | TYP | MAX  | UNIT |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| PRI_REF/SEC_F                  | REFIN                                                                                                                             |     |     |      |      |
| f <sub>REF - Single</sub>      | For single-ended inputs (LVCMOS) on PRI_REF and SEC_REF                                                                           |     |     | 250  | MHz  |
| f <sub>REF</sub> - Diff        | For differential inputs (LVDS and LVPECL) on PRI_REF and SEC_REF (R divider set to DIV2)                                          |     |     | 500  | MHz  |
| Duty Cycle<br>Single           | Duty cycle of PRI_REF or SEC_REF at $V_{CC}/2$                                                                                    | 40% |     | 60%  |      |
| Duty Cycle<br>Diff             | Duty cycle of PRI_REF or SEC_REF at V <sub>CC</sub> /2                                                                            | 40% |     | 60%  |      |
| VCXO_IN, AUX_                  | IN                                                                                                                                |     |     | ·    |      |
| f <sub>REF - Single</sub>      | For single-ended inputs (LVCMOS)                                                                                                  |     |     | 250  | MHz  |
| f <sub>REF - Diff</sub>        | For differential inputs (LVDS and LVPECL)                                                                                         |     |     | 1500 | MHz  |
| Duty Cycle<br>Single           | Duty cycle of PRI_REF or SEC_REF at V <sub>CC</sub> /2                                                                            | 40% |     | 60%  |      |
| Duty Cycle<br>Diff             | Duty cycle of PRI_REF or SEC_REF at V <sub>CC</sub> /2                                                                            | 40% |     | 60%  |      |
| SPI/Control (SP                | Bus Timing)                                                                                                                       |     |     | ·    |      |
| f <sub>CTRL_CLK</sub>          | CTRL_CLK frequency                                                                                                                |     |     | 20   | MHz  |
| t2                             | SPI_MOSI to SPI_CLK setup time                                                                                                    | 10  |     |      | ns   |
| t3                             | SPI_MOSI to SPI_CLK hold time                                                                                                     | 10  |     |      | ns   |
| t4                             | SPI_CLK high duration                                                                                                             | 25  |     |      | ns   |
| t5                             | SPI_CLK low duration                                                                                                              | 25  |     |      | ns   |
| t1                             | SPI_LE to SPI_CLK setup time                                                                                                      | 10  |     |      | ns   |
| t6                             | SPI_CLK to SPI_LE setup time                                                                                                      | 10  |     |      | ns   |
| t7                             | SPI_LE pulse width                                                                                                                | 20  |     |      | ns   |
| t8                             | SPI_MISO to SPI_CLK data valid (first valid bit after LE)                                                                         | 10  |     |      | ns   |
| PD, RESET, Hol                 | d, REF_SEL                                                                                                                        |     |     |      |      |
| t <sub>r</sub> /t <sub>f</sub> | Rise and fall time of the $\overline{PD}$ , $\overline{RESET}$ , $\overline{Hold}$ , $REF_SEL$ signal from 20% to 80% of $V_{CC}$ |     |     | 4    | ns   |

(1) From 250MHz to 500MHz is achieved by setting the divide by 2 in P'

(2) If the feedback clock (derived from the VCXO input) is less than 2MHz, the device stays in normal operation mode but the frequency detection circuitry resets the STATUS\_VCXO signal and PLL\_LOCK signal to low. Both status signals are no longer relevant. This affects the HOLD-Over-Function as well as the PLL\_LOCK signal is no longer valid.

(3) Use a square wave for lower frequencies (< 80 MHz).

(4) Slew rate requirement

SC全路和CHUE 2008 内积地描 2009

#### **AC/DC CHARACTERISTICS**

over the specified industrial temperature range of -40°C to 85°C

|                       | PARAMETER                                                                                  | TEST CO                                                            | NDITIONS                     | MIN TY               | P <sup>(1)</sup> MAX | UNIT |
|-----------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------------------------------|----------------------|----------------------|------|
| SPI Output (          | (MISO) / PLL Digital (Outpu                                                                | it Mode)                                                           |                              |                      |                      |      |
| I <sub>OH</sub>       | High-level output current                                                                  | V <sub>CC</sub> = 3.3 V                                            | V <sub>O</sub> = 1.65 V      |                      | -30                  | mA   |
| I <sub>OL</sub>       | Low-level output current                                                                   | V <sub>CC</sub> = 3.3 V                                            | V <sub>O</sub> = 1.65 V      |                      | 33                   | mA   |
| V <sub>OH</sub>       | High-level output voltage<br>for LVCMOS outputs                                            | V <sub>CC</sub> = 3 V                                              | I <sub>OH</sub> = −100 μA    | V <sub>CC</sub> -0.5 |                      | V    |
| V <sub>OL</sub>       | Low-level output voltage<br>for LVCMOS outputs                                             | $V_{CC} = 3 V$                                                     | I <sub>OL</sub> = 100 μA     |                      | 0.3                  | V    |
| Co                    | Output capacitance on MISO                                                                 | V <sub>CC</sub> = 3.3 V; VO = 0 V                                  | or V <sub>CC</sub>           |                      | 3                    | pF   |
| I <sub>OZH</sub>      | 3-state output current                                                                     | $V_{O} = V_{CC}$                                                   |                              |                      | 5                    | μA   |
| I <sub>OZL</sub>      | 3-state output current                                                                     | $V_0 = 0V$                                                         | / <sub>0</sub> = 0V          |                      | -5                   | μΑ   |
| PLL Analog            | (Input Mode)                                                                               |                                                                    |                              |                      |                      |      |
| I <sub>OZH</sub> LOCK | High-impedance state<br>output current for PLL<br>LOCK output <sup>(2)</sup>               | $V_{O} = 3.3 \text{ V} (\overline{PD} \text{ is set le})$          | ow)                          |                      | 22                   | μΑ   |
| I <sub>OZL</sub> LOCK | High-impedance state<br>output current for PLL<br>LOCK output                              | $V_{O} = 0 V (\overline{PD} \text{ is set low})$                   | v)                           |                      | -22                  | μΑ   |
| V <sub>T+</sub>       | Positive input threshold voltage                                                           | V <sub>CC</sub> = min to max                                       |                              | V <sub>CC</sub> × 0  | ).55                 | V    |
| V <sub>T-</sub>       | Negative input threshold voltage                                                           | V <sub>CC</sub> = min to max                                       | V <sub>CC</sub> = min to max |                      | ).35                 | V    |
| VBB                   |                                                                                            |                                                                    |                              |                      |                      |      |
| VBB                   | VCXO termination voltage<br>depends on the settings<br>of the VCXO/AUX_IN<br>input buffers | IBB = -0.2mA<br>Depending on the setti                             | ng                           | 0.9                  | 1.9                  | V    |
| Input Buffer          | s Internal Termination Res                                                                 | sistors (VCXO_IN,PRI_I                                             | REF and SEC_REF)             |                      |                      |      |
|                       | Termination resistance <sup>(3)</sup>                                                      | Single ended                                                       |                              |                      | 53                   | Ω    |
| Phase Detec           | ctor                                                                                       |                                                                    |                              |                      |                      |      |
| f <sub>CPmax</sub>    | Maximum charge pump<br>frequency                                                           | Default PFD pulse wid                                              | th delay                     |                      | 100                  | MHz  |
| Charge Pum            | ip                                                                                         |                                                                    |                              |                      |                      |      |
| ICP3St                | Charge pump 3-state<br>current                                                             | $0.5 \text{ V} < \text{VCP} < \text{V}_{\text{CC}_{\text{CP}}}$    | – 0.5 V                      |                      | 15                   | nA   |
| ICPA                  | ICP absolute accuracy                                                                      | $V_{CP} = 0.5 V_{CC_CP}$ ; inter                                   | rnal reference resistor      |                      | 20                   | %    |
| ICPA                  | ICP absolute accuracy                                                                      | VCP = 0.5 V <sub>CC_CP</sub> ; ext<br>12kΩ (1%)                    | ernal reference resistor     |                      | 5                    | %    |
| ICPM                  | Sink/source current matching                                                               | 0.5 V < VCP < V <sub>CC_CP</sub><br>settings                       | – 0.5 V, SPI default         |                      | 4                    | %    |
| IVCPM                 | ICP vs VCP matching                                                                        | $0.5 \text{ V} < \text{VCP} < \text{V}_{\text{CC}_{\text{CP}}}$    | – 0.5 V                      |                      | 6                    | %    |
| V <sub>I_REF_CP</sub> | Voltage on STATUS PIN<br>when configured as<br>I_REF_CP                                    | 12-kΩ resitor to GND<br>(External current path to<br>pump current) | for accurate charge          | 1                    | .24                  | V    |

All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. (1)

(2) (3) 160-kΩ pull-down resistor

Termination resistor can vary by 20%.

8

Copyright © 2008–2009, Texas Instruments Incorporated

www.ti.com



### <u>₩豐静♥DCE72010"供应商</u>

SCAS858A-JUNE 2008-REVISED JULY 2009

### AC/DC CHARACTERISTICS (CONTINUED)

over the specified industrial temperature range of -40°C to 85°C

|                                  | PARAMETER                                                   | TEST C                                                               | ONDITIONS                                                            | MIN                   | TYP <sup>(1)</sup> | MAX | UNIT |
|----------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------|--------------------|-----|------|
| LVCMOS O                         | utput                                                       |                                                                      |                                                                      | 1                     |                    |     |      |
| f <sub>clk</sub>                 | Output frequency (see Figure 2)                             | Load = 5 pF to GND                                                   |                                                                      |                       |                    | 250 | MHz  |
| V <sub>OH</sub>                  | High-level output voltage<br>for LVCMOS outputs             | V <sub>CC</sub> = min to max                                         | I <sub>OH</sub> = −100 μA                                            | V <sub>CC</sub> – 0.5 |                    |     | V    |
| V <sub>OL</sub>                  | Low-level output voltage for LVCMOS outputs                 | V <sub>CC</sub> = min to max                                         | I <sub>OL</sub> =100 μA                                              |                       |                    | 0.3 | V    |
| I <sub>OH</sub>                  | High-level output current                                   | V <sub>CC</sub> = 3.3 V                                              | V <sub>O</sub> = 1.65 V                                              |                       | -30                |     | mA   |
| I <sub>OL</sub>                  | Low-level output current                                    | V <sub>CC</sub> = 3.3 V,                                             | V <sub>O</sub> = 1.65 V                                              |                       | 33                 |     | mA   |
| t <sub>pho</sub>                 | Phase offset without<br>using available delay<br>adjustment | VCXO at 491.52MHz<br>16 and reference at 3<br>delays are fixed to or | , Output 1 is divide by<br>30.72MHz, M and N<br>ne value (set to 0). |                       | 13                 |     | ns   |
| t <sub>pd(LH)</sub> /<br>tpd(HL) | Propagation delay from VCXO_IN to Outputs                   | Crosspoint to V <sub>CC</sub> /2, bypass mode)                       | load = 5 pF, (PLL                                                    |                       | 3.3                |     | ns   |
|                                  | Skew, output-to-output<br>LVCMOS single-ended<br>output     | Divide by 1 for all div                                              | iders                                                                |                       | 75                 |     |      |
| t-1.(-)                          |                                                             | Divide by 16 for all dividers                                        |                                                                      |                       | 75                 |     | ns   |
| *SK(0)                           |                                                             | Divide by 1 for divide other dividers                                | r 1 divide by 16 for all                                             |                       | 1400               |     | P0   |
| Co                               | Output capacitance on Y0 to Y8                              | $V_{\rm CC} = 3.3 \text{ V}; \text{ V}_{\rm O} = 0 \text{ V}$        | V or V <sub>CC</sub>                                                 |                       | 5                  |     | pF   |
| Co                               | Output capacitance on Y9                                    | $V_{\rm CC} = 3.3 \text{ V}; V_{\rm O} = 0 \text{ V}$                | √ or V <sub>CC</sub>                                                 |                       | 5                  |     | pF   |
| I <sub>OZH</sub>                 | 3-state LVCMOS output<br>current                            | $V_{O} = V_{CC}$                                                     |                                                                      |                       | 5                  |     | μΑ   |
| I <sub>OZL</sub>                 | 3-state LVCMOS output<br>current                            | $V_{O} = 0V$                                                         |                                                                      |                       | -5                 |     | μΑ   |
| I <sub>OPDH</sub>                | Power-down output<br>current                                | $V_{O} = V_{CC}$                                                     |                                                                      |                       |                    | 25  | μΑ   |
| I <sub>OPDL</sub>                | Power-down output current                                   | $V_{O} = 0V$                                                         |                                                                      |                       |                    | 5   | μA   |
| Duty cycle                       | LVCMOS                                                      | 50% to 50%                                                           |                                                                      | 45                    |                    | 55  | %    |
| t <sub>slew-rate</sub>           | Output rise/fall slew rate                                  |                                                                      |                                                                      | 3.6                   |                    | 5.2 | V/ns |

(1) All typical values are at V\_{CC} = 3.3 V,  $T_{A}$  = 25°C.

**EXAS INSTRUMENTS** 

www.ti.com

SC全部的心地吃到2009的那里地带2009

### **AC/DC CHARACTERISTICS (CONTINUED)**

over the specified industrial temperature range of -40°C to 85°C

|                                              | PARAMETER                                                                          | TEST CONDITIONS                                                                                                                                                | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|----------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|------|
| LVDS Outp                                    | ut                                                                                 |                                                                                                                                                                |     |                    | 1   |      |
| f <sub>clk</sub>                             | Output frequency                                                                   | Open loop config. load, See Figure 2                                                                                                                           | 0   |                    | 800 | MHz  |
| V <sub>OD</sub>                              | Differential output voltage                                                        | $R_L = 100 \Omega$                                                                                                                                             | 160 |                    | 270 | mV   |
| $\Delta_{VOD}$                               | LVDS VOD magnitude change                                                          |                                                                                                                                                                |     |                    | 50  | mV   |
| V <sub>OS</sub>                              | Offset voltage                                                                     | –40°C to 85°C                                                                                                                                                  |     | 1.24               |     | V    |
| $\Delta V_{OS}$                              | V <sub>OS</sub> magnitude change                                                   |                                                                                                                                                                |     | 40                 |     | mV   |
|                                              | Short circuit V <sub>OUT+</sub> to ground                                          | V <sub>OUT</sub> = 0                                                                                                                                           |     |                    | 27  | mA   |
|                                              | Short circuit V <sub>OUT</sub> to ground                                           | V <sub>OUT</sub> = 0                                                                                                                                           |     |                    | 27  | mA   |
| t <sub>pho</sub> <sup>(2)</sup>              | Reference to output<br>phase offset without using<br>available delay<br>adjustment | VCXO at 491.52MHz, Output 1 is divide by<br>16 and reference at 30.72MHz, M and N<br>delays are fixed to one value (set to 0), PFD:<br>240kHz, (M and N = 128) |     | 14                 |     | ns   |
| t <sub>pd(LH)</sub> /<br>t <sub>pd(HL)</sub> | Propagation delay time,<br>VCXO_IN to output                                       | Crosspoint to crosspoint, load, see Figure 2                                                                                                                   |     | 3.0                |     | ns   |
|                                              | Skew, output to output                                                             | Divide by 1 for all dividers                                                                                                                                   |     | 45                 |     |      |
| tsk(0) <sup>(3)</sup>                        |                                                                                    | Divide by 16 for all dividers                                                                                                                                  |     | 50                 |     | ps   |
|                                              | LVDS output                                                                        | Divide by 1 for divider 1<br>Divide by 16 for all other dividers                                                                                               |     | 2800               |     | F -  |
| Co                                           | Output capacitance on Y0 to Y8                                                     | $V_{CC}$ = 3.3 V; $V_{O}$ = 0 V or $V_{CC}$                                                                                                                    |     | 5                  |     | pF   |
| Co                                           | Output capacitance on Y9                                                           | $V_{CC}$ = 3.3 V; $V_{O}$ = 0 V or $V_{CC}$ 5                                                                                                                  |     | 7                  |     | pF   |
| I <sub>OPDH</sub>                            | Power-down output<br>current                                                       | $V_{O} = V_{CC}$                                                                                                                                               |     |                    | 25  | μΑ   |
| I <sub>OPDL</sub>                            | Power-down output<br>current                                                       | V <sub>O</sub> = 0V                                                                                                                                            |     |                    | 5   | μΑ   |
|                                              | Duty cycle                                                                         |                                                                                                                                                                | 45  |                    | 55  | %    |
| t <sub>r</sub> /t <sub>f</sub>               | Rise and fall time                                                                 | 20% to 80% of $V_{\text{outpp}}$                                                                                                                               | 110 | 140                | 160 | ps   |
| LVCMOS-T                                     | O-LVDS <sup>(4)</sup>                                                              |                                                                                                                                                                |     |                    |     |      |
| tsk <sub>P_C</sub>                           | Output skew between<br>LVCMOS and LVDS<br>outputs                                  | Crosspoint to V <sub>CC</sub> /2                                                                                                                               | 0.9 | 1.4                | 1.9 | ns   |

(1)

All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C. This is valid only for same REF\_IN clock and Y output clock frequency. It can be adjusted by the SPI controller (reference delay M and (2)VCXO delay N).

The tsk(o) specification is only valid for equal loading of all outputs. (3)

Operating the LVCMOS or LVDS outputs above the maximum frequency will not cause a malfunction to the device, but the output signal swing may no longer meet the output specification. The phase of LVCMOS is lagging in reference to the phase of LVDS. (4)



SCAS858A-JUNE 2008-REVISED JULY 2009

### **AC/DC CHARACTERISTICS (CONTINUED)**

over the specified industrial temperature range of -40°C to 85°C

|                                              | PARAMETER                                                                          | TEST CONDITIONS                                                                                                                                                   | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|----------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|------|
| LVDS Hi Sw                                   | ving Output                                                                        | · · · · · ·                                                                                                                                                       |     |                    | l   |      |
| f <sub>clk</sub>                             | Output frequency                                                                   | Open loop config. load, seeFigure 3                                                                                                                               | 0   |                    | 800 | MHz  |
| V <sub>OD</sub>                              | Differential output voltage                                                        | R <sub>L</sub> =100 Ω                                                                                                                                             | 270 |                    | 550 | mV   |
| $\Delta_{VOD}$                               | LVDS VOD magnitude change                                                          |                                                                                                                                                                   |     |                    | 50  | mV   |
| V <sub>OS</sub>                              | Offset voltage                                                                     | –40°C to 85°C                                                                                                                                                     |     | 1.24               |     | V    |
| $\Delta V_{OS}$                              | V <sub>OS</sub> magnitude change                                                   |                                                                                                                                                                   |     | 40                 |     | mV   |
|                                              | Short Circuit V <sub>OUT+</sub> to ground                                          | V <sub>OUT</sub> = 0                                                                                                                                              |     |                    | 27  | mA   |
|                                              | Short Circuit V <sub>OUT</sub> to ground                                           | V <sub>OUT</sub> = 0                                                                                                                                              |     |                    | 27  | mA   |
| t <sub>pho</sub> <sup>(2)</sup>              | Reference to output<br>phase offset without using<br>available delay<br>adjustment | VCXO at 491.52MHz, Output 1 is divide by<br>16 and reference at $30.72MHz$ . M and N<br>delays are fixed to one value. (Set to 0) PFD:<br>240kHz, (M and N = 128) |     | 14                 |     | ns   |
| t <sub>pd(LH)</sub> /<br>t <sub>pd(HL)</sub> | Propagation delay time,<br>VCXO_IN to output                                       | Crosspoint to crosspoint, load Figure 3                                                                                                                           |     | 3.0                |     | ns   |
|                                              |                                                                                    | Divide by 1 for all dividers                                                                                                                                      |     | 45                 |     |      |
| t-1.(a) (3)                                  | LVDS output skew                                                                   | Divide by 16 for all dividers                                                                                                                                     |     | 50                 |     | ps   |
| <sup>•</sup> SK(0)                           |                                                                                    | Divide by 1 for divider 1<br>Divide by 1 for all other dividers                                                                                                   | _   | 2800               |     |      |
| Co                                           | Output capacitance on Y0 to Y8                                                     | $V_{CC} = 3.3 \text{ V}; V_O = 0 \text{ V or } V_{CC}$                                                                                                            |     | 5                  |     | pF   |
| Co                                           | Output capacitance on Y9                                                           | $V_{CC}$ = 3.3 V; $V_{O}$ = 0 V or $V_{CC}$                                                                                                                       |     | 7                  |     | pF   |
| IOPDH                                        | Power-down output current                                                          | $V_{O} = V_{CC}$                                                                                                                                                  |     |                    | 25  | μΑ   |
| IOPDL                                        | Power-down output current                                                          | V <sub>O</sub> = 0V                                                                                                                                               |     |                    | 5   | μA   |
| Duty cycle                                   |                                                                                    |                                                                                                                                                                   | 45  |                    | 55  | %    |
| t <sub>r</sub> /t <sub>f</sub>               | Rise and fall time                                                                 | 20% to 80% of V <sub>outpp</sub>                                                                                                                                  | 110 | 160                | 190 | ps   |
| LVCMOS-TO                                    | D-LVDS <sup>(4)</sup>                                                              | · · · · · · · · · · · · · · · · · · ·                                                                                                                             |     |                    |     |      |
| tsk <sub>P_C</sub>                           | Output skew between<br>LVCMOS and LVDS                                             | Crosspoint to V <sub>CC</sub> /2                                                                                                                                  | 0.9 | 1.4                | 1.9 | ns   |

(1)

All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C. This is valid only for same REF\_IN clock and Y output clock frequency. It can be adjusted by the SPI controller (reference delay M and (2)VCXO delay N).

The tsk(o) specification is only valid for equal loading of all outputs. (3)

Operating the LVCMOS or LVPECL outputs above the maximum frequency will not cause a malfunction to the device, but the output (4) signal swing may no longer meet the output specification. The phase of LVCMOS is lagging in reference to the phase of LVDS.

### SC全部的心地吃到2009的那里地带2009

### **AC/DC CHARACTERISTICS (CONTINUED)**

over the specified industrial temperature range of -40°C to 85°C

|                                              | PARAMETER                                                                          | TEST CONDITIONS                                                                                                                                                   | MIN                    | TYP <sup>(1)</sup> | MAX                    | UNIT |  |
|----------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------------|------------------------|------|--|
| LVPECL Out                                   | tput                                                                               |                                                                                                                                                                   |                        |                    |                        |      |  |
| f <sub>clk</sub>                             | Output frequency                                                                   | Open loop config.                                                                                                                                                 | 0                      |                    | 1500                   | MHz  |  |
| V <sub>OH</sub>                              | LVPECL high-level output voltage                                                   | Load, see Figure 5                                                                                                                                                | V <sub>CC</sub> – 1.06 |                    | V <sub>CC</sub> – 0.88 | V    |  |
| V <sub>OL</sub>                              | LVPECL low-level output voltage                                                    | Load, see Figure 5                                                                                                                                                | V <sub>CC</sub> – 2.02 |                    | V <sub>CC</sub> – 1.58 | V    |  |
| VOD                                          | Differential output voltage                                                        | Load, see Figure 5                                                                                                                                                | 610                    |                    | 970                    | mV   |  |
| t <sub>pho</sub> <sup>(2)</sup>              | Reference to output<br>phase offset without using<br>available delay<br>adjustment | VCXO at 491.52MHz, Output 1 is divide by<br>16 and reference at $30.72$ MHz, M and N<br>delays are fixed to one value (set to 0), PFD:<br>240kHz, (M and N = 128) |                        | 14                 |                        | ns   |  |
| t <sub>pd(LH)</sub> /<br>t <sub>pd(HL)</sub> | Propagation delay time,<br>VCXO_IN to output                                       | Crosspoint to crosspoint, load, see Figure 5                                                                                                                      |                        | 3.4                |                        | ns   |  |
|                                              |                                                                                    | Divide by 1 for all dividers                                                                                                                                      |                        | 45                 |                        | ns   |  |
| t-1.(-) (3)                                  | LVPECL output skew                                                                 | Divide by 16 for all dividers                                                                                                                                     |                        | 50                 |                        |      |  |
| ·SK(O)                                       |                                                                                    | Divide by 1 for divider 1<br>Divide by 16 for all other dividers                                                                                                  |                        | 2700               |                        | 42   |  |
| Co                                           | Output capacitance on Y0 to Y8                                                     | $V_{CC}$ = 3.3 V; $V_{O}$ = 0 V or $V_{CC}$                                                                                                                       |                        | 5                  |                        | pF   |  |
| Co                                           | Output capacitance on Y9                                                           | $V_{CC}$ = 3.3 V; $V_{O}$ = 0 V or $V_{CC}$                                                                                                                       |                        | 7                  |                        | pF   |  |
| IOPDH                                        | Power-down output<br>current                                                       | $V_{O} = V_{CC}$                                                                                                                                                  |                        |                    | 25                     | μΑ   |  |
| IOPDL                                        | Power-down output current                                                          | $V_{O} = 0 V$                                                                                                                                                     |                        |                    | 5                      | μΑ   |  |
|                                              | Duty cycle                                                                         |                                                                                                                                                                   | 45                     |                    | 55                     | %    |  |
| t <sub>r</sub> /t <sub>f</sub>               | Rise and fall time                                                                 | 20% to 80% of V <sub>outpp</sub>                                                                                                                                  | 55                     | 75                 | 135                    | ps   |  |
| LVDS-TO-LV                                   | /PECL                                                                              |                                                                                                                                                                   |                        |                    |                        |      |  |
| tsk <sub>P_C</sub>                           | Output skew between<br>LVDS and LVPECL<br>outputs                                  | Crosspoint to $V_{CC}/2$ ;                                                                                                                                        | 0.9                    | 1.1                | 1.3                    | ns   |  |
| LVCMOS-TO                                    | D-LVPECL                                                                           |                                                                                                                                                                   |                        |                    |                        |      |  |
| tsk <sub>P_C</sub>                           | Output skew between<br>LVCMOS and LVPECL<br>outputs <sup>(4)</sup>                 | Crosspoint to V <sub>CC</sub> /2;                                                                                                                                 | -150                   | 260                | 700                    | ps   |  |

(1)

All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C. This is valid only for same REF\_IN clock and Y output clock frequency. It can be adjusted by the SPI controller (reference delay M and (2) VCXO delay N).

The tsk(o) specification is only valid for equal loading of all outputs. : (3)

Operating the LVCMOS or LVPECL outputs above the maximum frequency will not cause a malfunction to the device, but the output (4) signal swing might no longer meet the output specification. The phase of LVCMOS is lagging in reference to the phase of LVDS.

12



www.ti.com



SCAS858A-JUNE 2008-REVISED JULY 2009

### 

#### **AC/DC CHARACTERISTICS (CONTINUED)**

over the specified industrial temperature range of -40°C to 85°C

|                                              | PARAMETER                                                                          | TEST CONDITIONS                                                                                                                                                | MIN                              | TYP <sup>(1)</sup> | MAX                  | UNIT |
|----------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--------------------|----------------------|------|
| LVPECL Hi                                    | Swing Output                                                                       |                                                                                                                                                                |                                  |                    |                      |      |
| f <sub>clk</sub>                             | Output frequency                                                                   | Open loop config.                                                                                                                                              | 0                                |                    | 1500                 | MHz  |
| V <sub>OH</sub>                              | LVPECL high-level<br>output voltage                                                | Load, see Figure 5                                                                                                                                             | V <sub>CC</sub> – 1.11           | V                  | <sub>CC</sub> – 0.87 | V    |
| V <sub>OL</sub>                              | LVPECL low-level output voltage                                                    | Load, see Figure 5                                                                                                                                             | V <sub>CC</sub> - 2.06           | V                  | <sub>CC</sub> – 1.73 | V    |
| VOD                                          | Differential output voltage                                                        | Load, see Figure 5                                                                                                                                             | 760                              |                    | 1160                 | mV   |
| t <sub>pho</sub> <sup>(2)</sup>              | Reference to output<br>phase offset without<br>using available delay<br>adjustment | VCXO at 491.52MHz, Output 1 is divide by 16<br>and reference at 30.72MHz, M and N delays<br>are fixed to one value (set to 0), PFD:<br>240kHz, (M and N = 128) |                                  | 14                 |                      | ns   |
| t <sub>pd(LH)</sub> /<br>t <sub>pd(HL)</sub> | Propagation delay time,<br>VCXO_IN to output                                       | Crosspoint to crosspoint, load, see Figure 5                                                                                                                   |                                  | 3.4                |                      | ns   |
|                                              |                                                                                    | Divide by 1 for all dividers                                                                                                                                   |                                  | 45                 |                      |      |
| tak(a) (3)                                   | I VPECL output skew                                                                | Divide by 16 for all dividers                                                                                                                                  | Divide by 16 for all dividers 50 |                    |                      |      |
| •SK(O)                                       |                                                                                    | Divide by 1 for divider 1<br>Divide by 16 for all other dividers                                                                                               |                                  | 2700               |                      | po   |
| Co                                           | Output capacitance on Y0 to Y8                                                     | $V_{CC}$ = 3.3 V; $V_{O}$ = 0 V or $V_{CC}$                                                                                                                    |                                  | 5                  |                      | pF   |
| Co                                           | Output capacitance on Y9                                                           | $V_{CC}$ = 3.3 V; $V_{O}$ = 0 V or $V_{CC}$                                                                                                                    |                                  | 7                  |                      | pF   |
| IOPDH                                        | Power-down output<br>current                                                       | $V_{O} = V_{CC}$                                                                                                                                               |                                  |                    | 25                   | μΑ   |
| IOPDL                                        | Power-down output<br>current                                                       | $V_{O} = 0V$                                                                                                                                                   |                                  |                    | 5                    | μΑ   |
|                                              | Duty cycle                                                                         |                                                                                                                                                                | 45                               |                    | 55                   | %    |
| t <sub>r</sub> /t <sub>f</sub>               | Rise and fall time                                                                 | 20% to 80% of $V_{outpp}$                                                                                                                                      | 55                               | 75                 | 135                  | ps   |
| LVDS-TO-LV                                   | PECL                                                                               |                                                                                                                                                                |                                  |                    |                      |      |
| tsk <sub>P_C</sub>                           | Output skew between<br>LVDS and LVPECL<br>outputs                                  | Crosspoint to V <sub>CC</sub> /2                                                                                                                               | 0.9                              | 1.1                | 1.3                  | ns   |
| LVCMOS-TO                                    | D-LVPECL                                                                           |                                                                                                                                                                |                                  |                    | <u>.</u>             |      |
| tsk <sub>P_C</sub>                           | Output skew between<br>LVCMOS and LVPECL<br>outputs <sup>(4)</sup>                 | Crosspoint to $V_{CC}/2$                                                                                                                                       | -150                             | 260                | 700                  | ps   |

(1) All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . (2) This is valid only for same REF\_IN clock and Y output clock frequency. It can be adjusted by the SPI controller (reference delay M and VCXO delay N).

(3) The tsk(o) specification is only valid for equal loading of all outputs.

Operating the LVCMOS or LVPECL output above the maximum frequency will not cause a malfunction to the device, but the output signal swing might no longer meet the output specification. The phase of LVCMOS is lagging in reference to the phase of LVDS and (4) LVPECL.

### CDCE72010

TEXAS INSTRUMENTS

www.ti.com

SCASERACHUE 20080月5/1月日世前2009

PARAMETER MEASUREMENT INFORMATION



Figure 2. LVCMOS Output Termination Setup







Figure 3. LVDS DC Termination Setup



Figure 5. LVPECL DC Termination Setup



SCAS858A-JUNE 2008-REVISED JULY 2009

### <u>₩豐椅♥₽CE72010"供应商</u>

#### **TYPICAL CHARACTERISTICS**



TEXAS INSTRUMENTS

www.ti.com







SCAS858A-JUNE 2008-REVISED JULY 2009

**\*\*登街吧DCE**72010"供应商-

#### **APPLICATION INFORMATION**

#### PHASE NOISE ANALYSIS

Phase noise is measured in a closed loop mode of 491.52MHz VCXO and 30.72MHz reference and a 100Hz loop. Output 1 is measured for divide by one, output 6 for divide by 4, and output 9 for divide by 16.

#### Table 1. Phase Noise for LVPECL High Swing

Phase Noise Specifications under following configuration: VCXO = 491.52MHz, REF = 30.72MHz, Divide by = 491.52MHz, Divide by 4 = 122.88MHz, Divide by 16 = 30.72MHz, PFD Frequency = 240KHz, Charge Pump Current = 2mA, Loop BW = 100Hz, Output 1 = 491.52 MHZ, Output Buffer: LVPECL-HS

| PHASE NOISE<br>AT OFFSET | VCXO OPEN<br>LOOP | REFERENCE<br>30.72MHz | LVPECL-HS<br>DIVIDE BY 1 | LVPECL-HS<br>DIVIDE BY 4 | LVPECL-HS<br>DIVIDE BY 16 | UNIT   |
|--------------------------|-------------------|-----------------------|--------------------------|--------------------------|---------------------------|--------|
| 10Hz                     | -64               | -107                  | -80                      | -92                      | -105                      | dBc/Hz |
| 100Hz                    | -99               | -123                  | -92                      | -104                     | -116                      | dBc/Hz |
| 1kHz                     | -113              | -134                  | -115                     | -127                     | -139                      | dBc/Hz |
| 10kHz                    | -135              | -153                  | -135                     | -145                     | -158                      | dBc/Hz |
| 100kHz                   | -148              | -156                  | -146                     | -155                     | -162                      | dBc/Hz |
| 1MHz                     | -148              | -158                  | -146                     | -155                     | -162                      | dBc/Hz |
| 10MHz                    | -149              |                       | -147                     | -156                     |                           | dBc/Hz |

#### Table 2. Phase Noise for LVDS High Swing

Phase Noise Specifications under following configuration: VCXO = 491.52MHz, REF = 30.72MHz, Divide by = 491.52MHz, Divide by 4 = 122.88MHz, Divide by 16 = 30.72MHz, PFD Frequency = 240KHz, Charge Pump Current = 2mA Loop BW = 100Hz, Output 1 = 491.52 MHZ, Output Buffer: LVDS-HS

| PARAMETER | VCXO OPEN<br>LOOP | REFERENCE | LVDS-HS<br>DIVIDE BY 1 | LVDS-HS<br>DIVIDE BY 4 | LVDS-HS<br>DIVIDE BY 16 | UNIT   |
|-----------|-------------------|-----------|------------------------|------------------------|-------------------------|--------|
| 10Hz      | -64               | -107      | -82                    | -94                    | -104                    | dBc/Hz |
| 100Hz     | -99               | -123      | -92                    | -105                   | -117                    | dBc/Hz |
| 1kHz      | -113              | -134      | -114                   | -127                   | -139                    | dBc/Hz |
| 10kHz     | -135              | -153      | -135                   | -145                   | -151                    | dBc/Hz |
| 100kHz    | -148              | -156      | -145                   | -152                   | -153                    | dBc/Hz |
| 1MHz      | -148              | -158      | -146                   | -152                   | -153                    | dBc/Hz |
| 10MHz     | -149              |           | -146                   | -152                   |                         | dBc/Hz |

#### Table 3. Phase Noise for LVCMOS

Phase Noise Specifications under following configuration: VCXO = 491.52MHz, REF = 30.72MHz, Divide by = 491.52MHz, Divide by 4 = 122.88MHz, Divide by 16 = 30.72MHz, PFD Frequency = 240KHz, Charge Pump Current = 2mA, Loop BW = 100Hz, Output 1 = 491.52 MHZ, Output Buffer: LVCMOS

| PARAMETER | VCXO OPEN<br>LOOP | REFERENCE | N/A | LVCMOS<br>DIVIDE BY 4 | LVCMOS<br>DIVIDE BY 16 | UNIT   |
|-----------|-------------------|-----------|-----|-----------------------|------------------------|--------|
| 10Hz      | -64               | -107      |     | -91                   | -105                   | dBc/Hz |
| 100Hz     | -99               | -123      |     | -104                  | -116                   | dBc/Hz |
| 1kHz      | -113              | -134      |     | -127                  | -139                   | dBc/Hz |
| 10kHz     | -135              | -153      |     | -140                  | -151                   | dBc/Hz |
| 100kHz    | -148              | -156      |     | -151                  | -159                   | dBc/Hz |
| 1MHz      | -148              | -158      |     | -153                  | -160                   | dBc/Hz |
| 10MHz     | -149              |           |     | -154                  |                        | dBc/Hz |

#### www.ti.com

INSTRUMENTS

**TEXAS** 

# SPI CONTROL INTERFACE

The serial interface of the CDCE72010 is a simple bidirectional SPI interface for writing and reading to and from the registers of the device. It consists of four control lines: SPI\_CLK, SPI\_MOSI, SPI\_MISO, and SPI\_LE. There are twelve 28-bit wide registers that can be saved to the EEPROM on-chip, and one status register that is a read only register. Those registers can be addressed by the four LSBs of a transferred word (bit 0, 1, 2, and bit 3). Every transmitted word must have 32 bits, starting with LSB first. Each word can be written separately. The transfer is initiated with the falling edge of SPI\_LE; as long as SPI\_LE is high, no data can be transferred. During SPI\_LE low, data can be written. The data has to be applied at SPI\_MOSI and has to be stable before the rising edge of SPI\_CLK. The transmission is finished by a rising edge of SPI\_LE.



Figure 11. Timing Diagram for SPI Write Command



Figure 12. Timing Diagram for SPI Read Command

SCAS858A-JUNE 2008-REVISED JULY 2009



### <mark>₩豐樹吧DCE72010"供应商</mark>

|                                                   | Table 4. Register Map           |                  |                                         |                     |  |  |  |  |  |  |  |
|---------------------------------------------------|---------------------------------|------------------|-----------------------------------------|---------------------|--|--|--|--|--|--|--|
| REGISTER                                          | COM                             | MENTS            | WRITE PAYLOAD ( DATA)                   | ADDRESS             |  |  |  |  |  |  |  |
|                                                   | WRITE COMMAND ON                | MOSI             | 31,30,29,28                             | 4,3,2,1,0           |  |  |  |  |  |  |  |
| Register0                                         | Configuration                   | RAM/EEPROM       | XXXX XXXX XXXX XXXX XXXX XXXX XXXX      | 0000                |  |  |  |  |  |  |  |
| Register1                                         | Configuration                   | RAM/EEPROM       | XXXX XXXX XXXX XXXX XXXX XXXX XXXX      | 0001                |  |  |  |  |  |  |  |
| Register2                                         | Configuration                   | RAM/EEPROM       | XXXX XXXX XXXX XXXX XXXX XXXX XXXX      | 0010                |  |  |  |  |  |  |  |
| Register3                                         | Configuration                   | RAM/EEPROM       | XXXX XXXX XXXX XXXX XXXX XXXX XXXX      | 0011                |  |  |  |  |  |  |  |
| Register4                                         | Configuration                   | RAM/EEPROM       | XXXX XXXX XXXX XXXX XXXX XXXX XXXX      | 0100                |  |  |  |  |  |  |  |
| Register5                                         | Configuration                   | RAM/EEPROM       | XXXX XXXX XXXX XXXX XXXX XXXX XXXX      | 0101                |  |  |  |  |  |  |  |
| Register6                                         | Configuration                   | RAM/EEPROM       | XXXX XXXX XXXX XXXX XXXX XXXX XXXX      | 0110                |  |  |  |  |  |  |  |
| Register7                                         | Configuration                   | RAM/EEPROM       | XXXX XXXX XXXX XXXX XXXX XXXX XXXX      | 0111                |  |  |  |  |  |  |  |
| Register8                                         | Configuration                   | RAM/EEPROM       | XXXX XXXX XXXX XXXX XXXX XXXX XXXX      | 1000                |  |  |  |  |  |  |  |
| Register9                                         | Configuration                   | RAM/EEPROM       | XXXX XXXX XXXX XXXX XXXX XXXX XXXX      | 1001                |  |  |  |  |  |  |  |
| Register10                                        | Configuration                   | RAM/EEPROM       | XXXX XXXX XXXX XXXX XXXX XXXX XXXX      | 1010                |  |  |  |  |  |  |  |
| Register11                                        | Configuration                   | RAM/EEPROM       | XXXX XXXX XXXX XXXX XXXX XXXX XXXX      | 1011                |  |  |  |  |  |  |  |
| Register12                                        | Status/Control                  | RAM Only         | XXXX XXXX XXXX XXXX XXXX XXXX XXXX      | 1100                |  |  |  |  |  |  |  |
| Register13                                        | Reserved                        |                  | XXXX XXXX XXXX XXXX XXXX XXXX XXXX      | 1101                |  |  |  |  |  |  |  |
| Instruction                                       | Read command (addre payload)    | ess on 4 LSBs of | XXXX XXXX XXXX XXXX XXXX AAAA           | 1110                |  |  |  |  |  |  |  |
| Instruction                                       | Write configuration to E        | EPROM - UNLOCKED | XXXX XXXX XXXX XXXX XXXX XXXX 0001      | 1111                |  |  |  |  |  |  |  |
| nstruction Write configuration to EEPROM – LOCKED |                                 |                  | XXXX XXXX XXXX XXXX 1010 XXXX 0011 1111 |                     |  |  |  |  |  |  |  |
|                                                   | READ COMMAND ON                 | MISO             | DATA PAYLOAD IN READ COMMAND            |                     |  |  |  |  |  |  |  |
|                                                   | Payload after issuing a<br>MOSI | read command on  |                                         | XXXX <sup>(1)</sup> |  |  |  |  |  |  |  |

(1) During a SPI READ instruction the address field of the payload should be ignored since it does not represent the address of the read register.

The SPI serial protocol accepts Word Write operation only. The 12 words include the register settings of the programmable functions of the device that can be modified to the customer application by changing one or more bits.

At powerup or if the Power Down ( $\overline{PD}$ ) control signal is applied, the EEPROM loads its content into the registers. When issuing an EEPROM programming (LOCKED or UNLOCKED) instruction, a wait period of 50ms has to be inserted before another instruction is written to the device or power is removed.

S金額合出地自然的基本描述2009



www.ti.com

#### **CDCE72010 Default Configuration**

The CDCE72010 on-board EEPROM has been factory preset to the default settings listed in Table 5

|          |                 | and consign anon coming | •               |
|----------|-----------------|-------------------------|-----------------|
| REGISTER | DEFAULT SETTING | REGISTER                | DEFAULT SETTING |
| REG0000  | 002C0040        | REG0007                 | EB040717        |
| REG0001  | 83840051        | REG0008                 | 010C0158        |
| REG0002  | 83400002        | REG0009                 | 01000049        |
| REG0003  | 83400003        | REG0010                 | 0BFC07CA        |
| REG0004  | 81800004        | REG0011                 | C000058B        |
| REG0005  | 81800005        | REG0012                 | 61E09B0C        |
| REG0006  | EB040006        |                         |                 |

#### Table 5. CDCE72010 Default Configuration Settings

The default configuration programmed in the EEPROM is: a 10MHz primary reference single-ended, a 491.52MHz LVPECL VCXO running at 80kHz, and PFD with a 10Hz external loop filter. Reference Auto Select is off, M divider is set for 125, N divider is set to 768, charge pump current is set to 2.2mA, and feedback divider is set to divide by 8. Divider 1 is set to divide by 4, Dividers 2 and 3 are set to divide by 1, Dividers 4 and 5 are set to divide by 2, Dividers 6 and 7 are set to divide by 8, and Divider 8 is set to divide by 16.Output0:LVCMOS, Output1:Hi-LVPECL, Output2: Hi-LVPECL, Output3:Hi\_LVPECL, Output4:LVPECL, Output5:LVPECL, Output6:Hi-LVDS, Output7:Hi-LVDS, Output8:LVCMOS and Output9:LVCMOS.



### CDCE72010

### <del>"≝簡℃DCE72010"供应商</del>

#### SCAS858A-JUNE 2008-REVISED JULY 2009

#### Register 0: SPI Mode

| SPI<br>BIT | RAM<br>Bit | BIT NAME               | RELATED BLOCK                     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                          | /FUNC                                                                | TION                                                                 |                                                        |                                                                      |                                                        |                        | POWER UP<br>CONDITION |  |
|------------|------------|------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------|------------------------|-----------------------|--|
| 0          |            | A0                     |                                   | Address 0                                                                                                                                                                                                                                                                                                                                                            |                                                                      |                                                                      |                                                        |                                                                      |                                                        |                        | 0                     |  |
| 1          |            | A1                     |                                   | Address 1                                                                                                                                                                                                                                                                                                                                                            |                                                                      |                                                                      |                                                        |                                                                      |                                                        |                        | 0                     |  |
| 2          |            | A2                     |                                   | Address 2                                                                                                                                                                                                                                                                                                                                                            |                                                                      |                                                                      |                                                        |                                                                      |                                                        |                        | 0                     |  |
| 3          |            | A3                     |                                   | Address 3                                                                                                                                                                                                                                                                                                                                                            |                                                                      |                                                                      |                                                        |                                                                      |                                                        |                        | 0                     |  |
| 4          | 0          | INBUFSELX<br>INBUESELY | Reference Input<br>Buffers        | Primary and secondary Buffer Type Select<br>XY(10) LVPECL, (11) LVDS, (00) LVCMC                                                                                                                                                                                                                                                                                     | :t (LVPE<br>)S- Inpเ                                                 | ECL,LV<br>ut is Po                                                   | /DS o<br>sitive                                        | r LVCI<br>pin                                                        | MOS)                                                   |                        | EEPROM                |  |
| 6          | 2          | PRISE                  |                                   | When REESELCNTRL is set to 1, the follo                                                                                                                                                                                                                                                                                                                              | owina s                                                              | ettinas                                                              | annly                                                  | /                                                                    |                                                        |                        |                       |  |
| 7          | 3          | SECSEL                 | Reference Input<br>Buffer         | If RAM Bits (2,3): 00 – No input buffer is s<br>If RAM Bits (2,3): 10 – PRI_BUF is select<br>If RAM Bits (2,3): 01 – SEC_BUF is select<br>If RAM Bits (2,3): 11 – Auto Select (PRI th                                                                                                                                                                                | electec<br>ed, SEC<br>ted, PR<br>nen SEC                             | d/active<br>C_BUF<br>RI_BUF<br>C).                                   | is po<br>is po                                         | wered<br>wered                                                       | down<br>down <sup>(</sup>                              | 1)                     | EEPROM                |  |
| 8          | 4          | VCXOSEL                | Divider START<br>DETERM-Block     | When set to 0, PRI- or SEC-clock is select<br>(default)<br>When set to 1, VCXO/AUX-clock is select                                                                                                                                                                                                                                                                   | ted, de<br>ed, ove                                                   | pendin<br>erwrites                                                   | g on l<br>bits 2                                       | bits 2 a<br>2 and 3                                                  | and 3<br>3                                             |                        | EEPROM                |  |
| 9          | 5          | REFSELCNTRL            | Reference<br>Selection<br>Control | Reference Select Control to select if the control to select if the control to select if the control bit in Register 0 RAM bits 2 and 3 - When set to 0: the external pin REF_SE PRI and SEC. Autoselect is not available When set to 1: The external pin REF_SI <2 and 3> ) describes which reference inprovement (none, PRI, SEC or Autoselect). In autose diagram. | control c<br>or from<br>L takes<br>EL is ign<br>out cloc<br>elect mo | of the re<br>n the e<br>s over the<br>nored.<br>k is sel<br>ode, ref | eferer<br>xterna<br>he se<br>The ta<br>lected<br>er to | nce is f<br>al selection<br>lection<br>able in<br>l and a<br>the tim | rom th<br>ct pin.<br>betwe<br>(Regis<br>vailabl<br>ing | e<br>en<br>ster 0<br>e | EEPROM                |  |
| 10         | 6          | DELAY_PFD0             | PED                               | PFD pulse width PFD bit 0                                                                                                                                                                                                                                                                                                                                            |                                                                      |                                                                      |                                                        |                                                                      |                                                        |                        | EEDDOM                |  |
| 11         | 7          | DELAY_PFD1             | ITD                               | PFD pulse width PFD bit 1                                                                                                                                                                                                                                                                                                                                            |                                                                      |                                                                      |                                                        |                                                                      |                                                        |                        |                       |  |
| 12         | 8          | CP_MODE                |                                   | Selects 3V option [0] or 5V option [1]                                                                                                                                                                                                                                                                                                                               |                                                                      |                                                                      |                                                        |                                                                      |                                                        |                        |                       |  |
| 13         | 9          | CP_DIR                 | Charge Pump                       | Determines which direction CP current wi<br>Feedback Clock, Positive CP output curre                                                                                                                                                                                                                                                                                 | ll regula<br>ent [0], N                                              | ate (Re<br>Negativ                                                   | fereno<br>ve CP                                        | ce Cloo<br>outpu                                                     | ck lead<br>t currei                                    | s to<br>nt [1])        | EEPROM                |  |
| 14         | 10         | CP_SRC                 | Charge Pump                       | Switches the current source in the charge<br>Test-GTME)                                                                                                                                                                                                                                                                                                              | e pump                                                               | on whe                                                               | en set                                                 | to 1 (                                                               | ΤΙ                                                     |                        | EEPROM                |  |
| 15         | 11         | CP_SNK                 | Diagnostics                       | Switches the current sink in the charge pu                                                                                                                                                                                                                                                                                                                           | ump on                                                               | when a                                                               | set to                                                 | 1 (TI 1                                                              | Test-G                                                 | TME)                   | EEPROM                |  |
| 16         | 12         | CP_OPA                 |                                   | Switches the charge pump op-amp off wh                                                                                                                                                                                                                                                                                                                               | en set                                                               | to 1 (T                                                              | l Test                                                 | -GTM                                                                 | E)                                                     |                        | EEPROM                |  |
| 17         | 13         | CP_PRE                 |                                   | Preset charge pump output voltage to $V_{\mbox{C0}}$                                                                                                                                                                                                                                                                                                                 | <sub>C_CP</sub> /2, 0                                                | on [1],                                                              | off [0]                                                |                                                                      |                                                        |                        | EEPROM                |  |
| 18         | 14         | ICP0                   |                                   | CP current setting bit 0                                                                                                                                                                                                                                                                                                                                             |                                                                      |                                                                      |                                                        |                                                                      |                                                        |                        | EEPROM                |  |
| 19         | 15         | ICP1                   | Charge Pump                       | CP current setting bit 1                                                                                                                                                                                                                                                                                                                                             |                                                                      |                                                                      |                                                        |                                                                      |                                                        |                        | EEPROM                |  |
| 20         | 16         | ICP2                   |                                   | CP current setting bit 2                                                                                                                                                                                                                                                                                                                                             |                                                                      |                                                                      |                                                        |                                                                      |                                                        |                        | EEPROM                |  |
| 21         | 17         | ICP3                   |                                   | CP current setting bit 3                                                                                                                                                                                                                                                                                                                                             |                                                                      |                                                                      |                                                        |                                                                      |                                                        |                        | EEPROM                |  |
| 22         | 18         | RESERVED               |                                   |                                                                                                                                                                                                                                                                                                                                                                      |                                                                      |                                                                      |                                                        |                                                                      |                                                        |                        | EEPROM                |  |
| 23         | 19         | RESERVED               |                                   |                                                                                                                                                                                                                                                                                                                                                                      |                                                                      |                                                                      |                                                        |                                                                      |                                                        |                        | EEPROM                |  |
| 24         | 20         | IREFRES                | Charge Pump<br>Diagnostics        | Enables the 12-k $\Omega$ pull-down resistor at I_Test-GTME)                                                                                                                                                                                                                                                                                                         | _REF_C                                                               | CP pin                                                               | when                                                   | set to                                                               | 1 (TI                                                  |                        | EEPROM                |  |
| 25         | 21         | PECLOHISWING           | Output 0                          | High output voltage swing in LVPECL mo                                                                                                                                                                                                                                                                                                                               | de if se                                                             | t to 1                                                               |                                                        |                                                                      |                                                        |                        | EEPROM                |  |
| 26         | 22         | CMOSMODE0PX            | 0 4 4 0                           | LVCMOS mode select for OUTPUT 0 positive pin.                                                                                                                                                                                                                                                                                                                        |                                                                      |                                                                      |                                                        |                                                                      |                                                        |                        |                       |  |
| 27         | 23         | CMOSMODE0PY            | Output 0                          | (X,Y) = 00: Active, 10: Inverting, 11: Low, 01: 3-State                                                                                                                                                                                                                                                                                                              |                                                                      |                                                                      |                                                        |                                                                      |                                                        |                        |                       |  |
| 28         | 24         | CMOSMODE0NX            | 0.1.10                            | LVCMOS mode select for OUTPUT 0 nec                                                                                                                                                                                                                                                                                                                                  | ative p                                                              | in.                                                                  |                                                        |                                                                      |                                                        |                        |                       |  |
| 29         | 25         | CMOSMODE0NY            | Output 0                          | (X,Y) = 00: Active, 10: Inverting, 11: Low,                                                                                                                                                                                                                                                                                                                          | 01: 3-5                                                              | State                                                                |                                                        |                                                                      |                                                        |                        | EEPROM                |  |
| 30         | 26         |                        | Output 0                          | OUTPUT TYPE                                                                                                                                                                                                                                                                                                                                                          | 22                                                                   | 23                                                                   | RAM                                                    | BITS                                                                 | 26                                                     | 27                     | EEPROM                |  |
| 30         | 20         |                        |                                   |                                                                                                                                                                                                                                                                                                                                                                      |                                                                      | 0                                                                    | 0                                                      |                                                                      | 0                                                      | 1                      |                       |  |
|            |            |                        |                                   |                                                                                                                                                                                                                                                                                                                                                                      | 0                                                                    | 1                                                                    | 0                                                      | 1                                                                    | 1                                                      | 1                      |                       |  |
| 31         | 27         |                        |                                   |                                                                                                                                                                                                                                                                                                                                                                      | See C                                                                | ettings                                                              | Abov                                                   | (2)                                                                  | 0                                                      | 0                      | FEPROM                |  |
| 51         | 21         |                        | Calparo                           | All Outputs Disabled 0 1 0 1 1 0                                                                                                                                                                                                                                                                                                                                     |                                                                      |                                                                      |                                                        |                                                                      |                                                        |                        |                       |  |
| L          |            |                        | AI                                | ······································                                                                                                                                                                                                                                                                                                                               | ~                                                                    |                                                                      | 5                                                      |                                                                      |                                                        | 5                      |                       |  |

(1) This setting is only available if the Register 11 Bit 2 is set to 0 (Feedback Divider clock is set to CMOS type).

TEXAS INSTRUMENTS

### SC全部合地位2009

www.ti.com

#### Register 1: SPI Mode

| SPI<br>BIT | RAM<br>BIT | BIT NAME     | RELATED BLOCK        | DESCRIPTION/FUNCTION                                                            |          |          |          |          |       |   |          |  |
|------------|------------|--------------|----------------------|---------------------------------------------------------------------------------|----------|----------|----------|----------|-------|---|----------|--|
| 0          |            | A0           |                      | Address 0                                                                       |          |          |          |          |       |   | 1        |  |
| 1          |            | A1           |                      | Address 1                                                                       |          |          |          |          |       |   | 0        |  |
| 2          |            | A2           |                      | Address 2                                                                       |          |          |          |          |       |   | 0        |  |
| 3          |            | A3           |                      | Address 3                                                                       |          |          |          |          |       |   | 0        |  |
| 4          | 0          | ACDCSEL      | Input Buffers        | If set to 0 AC Termination, If set to 1 DC t                                    | termin   | ation    |          |          |       |   | EEPROM   |  |
| 5          | 1          | HYSTEN       | Input Buffers        | If set to 1 Input Buffers Hysteresis enable                                     | d        |          |          |          |       |   | EEPROM   |  |
| 6          | 2          | TERMSEL      | Input Buffers        | If set to 0 Input Buffer Internal Termination                                   | n enat   | oled     |          |          |       |   | EEPROM   |  |
| 7          | 3          | PRIINVBB     | Input Buffers        | If set to 1 Primary Input Negative pin bias                                     | ed wit   | h interi | nal VBI  | 3 volta  | ge    |   | EEPROM   |  |
| 8          | 4          | SECINVBB     | Input Buffers        | If set to 1 Secondary Input Negative pin b                                      | iased    | with in  | ternal V | VBB vo   | ltage |   | EEPROM   |  |
| 9          | 5          | FAILSAFE     | Input Buffers        | If set to 1 Fail Safe is enabled for all input                                  | t buffe  | rs       |          |          |       |   | EEPROM   |  |
| 10         | 6          | PH1ADJC0     |                      |                                                                                 |          |          |          |          |       |   |          |  |
| 11         | 7          | PH1ADJC1     |                      |                                                                                 |          |          |          |          |       |   |          |  |
| 12         | 8          | PH1ADJC2     |                      |                                                                                 |          |          |          |          |       |   |          |  |
| 13         | 9          | PH1ADJC3     | Output 0 and 1       | Coarse phase adjust select for Output Div                                       | /ider 1  |          |          |          |       |   | EEPROM   |  |
| 14         | 10         | PH1ADJC4     |                      |                                                                                 |          |          |          |          |       |   |          |  |
| 15         | 11         | PH1ADJC5     |                      |                                                                                 |          |          |          |          |       |   |          |  |
| 16         | 12         | PH1ADJC6     |                      |                                                                                 |          |          |          |          |       |   |          |  |
| 17         | 13         | OUT1DIVRSEL0 |                      |                                                                                 |          |          |          |          |       |   |          |  |
| 18         | 14         | OUT1DIVRSEL1 |                      |                                                                                 |          |          |          |          |       |   |          |  |
| 19         | 15         | OUT1DIVRSEL2 |                      |                                                                                 |          |          |          |          |       |   |          |  |
| 20         | 16         | OUT1DIVRSEL3 | Output 0 and 1       | Output Divider 1 ratio select<br>(seeTable 7)                                   |          |          |          |          |       |   | EEPROM   |  |
| 21         | 17         | OUT1DIVRSEL4 |                      |                                                                                 |          |          |          |          |       |   |          |  |
| 22         | 18         | OUT1DIVRSEL5 |                      |                                                                                 |          |          |          |          |       |   |          |  |
| 23         | 19         | OUT1DIVRSEL6 |                      |                                                                                 |          |          |          |          |       |   |          |  |
| 24         | 20         | EN01DIV      | Output 0 and 1       | When set to 0, the divider is disabled<br>When set to 1, the divider is enabled |          |          |          |          |       |   | EEPROM   |  |
| 25         | 21         | PECL1HISWING | Output 1             | High Output Voltage Swing in LVPECL M                                           | ode if   | set to   | 1        |          |       |   | EEPROM   |  |
| 26         | 22         | CMOSMODE1PX  | Output 1             | LVCMOS mode select for OUTPUT 1 Pos                                             | sitive F | Pin.     |          |          |       |   | FEDDOM   |  |
| 27         | 23         | CMOSMODE1PY  |                      | (X,Y) = 00: Active, 10: Inverting, 11: Low,                                     | 01: 3-   | State    |          |          |       |   | EEPROIVI |  |
| 28         | 24         | CMOSMODE1NX  | Output 1             | LVCMOS mode select for OUTPUT 1 Negative Pin.                                   |          |          |          |          |       |   |          |  |
| 29         | 25         | CMOSMODE1NY  |                      | (X,Y) = 00: Active, 10: Inverting, 11: Low,                                     | 01: 3-   | State    |          |          |       |   | EEPROIVI |  |
|            |            |              |                      | OUTPUT TYPE RAM BITS                                                            |          |          |          |          |       |   |          |  |
| 30         | 26         | OUTBUFSEL1X  | Output 1             | 22 23 24 25 24                                                                  |          | 26       | 27       | EEPROM   |       |   |          |  |
|            |            |              |                      | LVPECL                                                                          | 0        | 0        | 0        | 0        | 0     | 1 |          |  |
|            |            |              | LVDS                 | 0                                                                               | 1        | 0        | 1        | 1        | 1     |   |          |  |
| 31         | 27         | OUTBUFSEL1Y  | Output 1             | ut 1 LVCMOS See Settings Above <sup>(1)</sup> 0 0                               |          |          | 0        | 0 EEPROM |       |   |          |  |
|            |            | A            | All Outputs Disabled | 0                                                                               | 1        | 0        | 1        | 1        | 0     |   |          |  |



### CDCE72010

SCAS858A-JUNE 2008-REVISED JULY 2009

### <u>₩營椅♥DCE72010"供应商</u>

#### Register 2: SPI Mode

| SPI<br>BIT | RAM<br>BIT | BIT NAME     | RELATED BLOCK        | DESCRIPTION/FUNCTION                                                            |          |         |        |                   |    |    |        |  |
|------------|------------|--------------|----------------------|---------------------------------------------------------------------------------|----------|---------|--------|-------------------|----|----|--------|--|
| 0          |            | A0           |                      | Address 0                                                                       |          |         |        |                   |    |    | 0      |  |
| 1          |            | A1           |                      | Address 1                                                                       |          |         |        |                   |    |    | 1      |  |
| 2          |            | A2           |                      | Address 2                                                                       |          |         |        |                   |    |    | 0      |  |
| 3          |            | A3           |                      | Address 3                                                                       |          |         |        |                   |    |    | 0      |  |
| 4          | 0          | DLYM0        |                      | Reference phase delay M bit0                                                    |          |         |        |                   |    |    |        |  |
| 5          | 1          | DLYM1        | DELAY M              | Reference phase delay M bit1                                                    |          |         |        |                   |    |    | EEPROM |  |
| 6          | 2          | DLYM2        |                      | Reference phase delay M bit2                                                    |          |         |        |                   |    |    |        |  |
| 7          | 3          | DLYN0        |                      | Feedback phase delay N bit0                                                     |          |         |        |                   |    |    |        |  |
| 8          | 4          | DLYN1        | DELAY N              | Feedback phase delay N bit1                                                     |          |         |        |                   |    |    | EEPROM |  |
| 9          | 5          | DLYN2        |                      | Feedback phase delay N bit2                                                     |          |         |        |                   |    |    |        |  |
| 10         | 6          | PH2ADJC0     |                      |                                                                                 |          |         |        |                   |    |    |        |  |
| 11         | 7          | PH2ADJC1     |                      |                                                                                 |          |         |        |                   |    |    |        |  |
| 12         | 8          | PH2ADJC2     |                      |                                                                                 |          |         |        |                   |    |    |        |  |
| 13         | 9          | PH2ADJC3     | Output 2             | Coarse phase adjust select for output div                                       | ider 2   |         |        |                   |    |    | EEPROM |  |
| 14         | 10         | PH2ADJC4     |                      |                                                                                 |          |         |        |                   |    |    |        |  |
| 15         | 11         | PH2ADJC5     |                      |                                                                                 |          |         |        |                   |    |    |        |  |
| 16         | 12         | PH2ADJC6     |                      |                                                                                 |          |         |        |                   |    |    |        |  |
| 17         | 13         | OUT2DIVRSEL0 |                      |                                                                                 |          |         |        |                   |    |    |        |  |
| 18         | 14         | OUT2DIVRSEL1 |                      |                                                                                 |          |         |        |                   |    |    |        |  |
| 19         | 15         | OUT2DIVRSEL2 |                      |                                                                                 |          |         |        |                   |    |    |        |  |
| 20         | 16         | OUT2DIVRSEL3 | Output 2             | Output Divider 2 ratio select                                                   |          |         |        |                   |    |    | EEPROM |  |
| 21         | 17         | OUT2DIVRSEL4 |                      |                                                                                 |          |         |        |                   |    |    |        |  |
| 22         | 18         | OUT2DIVRSEL5 |                      |                                                                                 |          |         |        |                   |    |    |        |  |
| 23         | 19         | OUT2DIVRSEL6 |                      |                                                                                 |          |         |        |                   |    |    |        |  |
| 24         | 20         | EN2DIV       | Output 2             | When set to 0, the divider is disabled<br>When set to 1, the divider is enabled |          |         |        |                   |    |    | EEPROM |  |
| 25         | 21         | PECL2HISWING | Output 2             | High Output Voltage Swing in LVPECL M                                           | lode if  | set to  | 1      |                   |    |    | EEPROM |  |
| 26         | 22         | CMOSMODE2PX  | Outruit 0            | LVCMOS mode select for OUTPUT 2 Pos                                             | sitive F | Pin.    |        |                   |    |    | FEDDOM |  |
| 27         | 23         | CMOSMODE2PY  | Output 2             | (X,Y) = 00: Active, 10: Inverting, 11: Low,                                     | 01: 3-   | State   |        |                   |    |    | EEPROM |  |
| 28         | 24         | CMOSMODE2NX  | 0 4 4 0              | LVCMOS mode select for OUTPUT 2 Ne                                              | aative   | Pin.    |        |                   |    |    | FEDDOM |  |
| 29         | 25         | CMOSMODE2NY  | Output 2             | (X,Y) = 00: Active, 10: Inverting, 11: Low, 01: 3-State                         |          |         |        |                   |    |    | EEPROM |  |
|            |            |              |                      | QUTPUT TYPE RAM BITS                                                            |          |         |        |                   |    |    |        |  |
| 30         | 26         | OUTBUFSEL2X  | Output 2             | GOIPOTITE                                                                       | 22       | 23      | 24     | 25                | 26 | 27 | EEPROM |  |
|            |            |              |                      | LVPECL                                                                          | 0        | 0       | 0      | 0                 | 0  | 1  |        |  |
|            |            |              |                      | LVDS                                                                            | 0        | 1       | 0      | 1                 | 1  | 1  |        |  |
| 31         | 27         | OUTBUFSEL2Y  | Output 2             | LVCMOS                                                                          | See      | Setting | s Abov | /e <sup>(1)</sup> | 0  | 0  | EEPROM |  |
|            |            |              | All Outputs Disabled | 0                                                                               | 1        | 0       | 1      | 1                 | 0  |    |        |  |

INSTRUMENTS

www.ti.com

ÈXAS

## 

#### Register 3: SPI Mode

| SPI<br>BIT | RAM<br>BIT | BIT NAME      | RELATED BLOCK             | DESCRIPTION/FUNCTION                                                                                                                            |                           |                    |         |                   |   |   | POWER UP<br>CONDITION |
|------------|------------|---------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------|---------|-------------------|---|---|-----------------------|
| 0          |            | AO            |                           | Address 0                                                                                                                                       |                           |                    |         |                   |   |   | 1                     |
| 1          |            | A1            |                           | Address 1                                                                                                                                       |                           |                    |         |                   |   |   | 1                     |
| 2          |            | A2            |                           | Address 2                                                                                                                                       |                           |                    |         |                   |   |   | 0                     |
| 3          |            | A3            |                           | Address 3                                                                                                                                       | 0                         |                    |         |                   |   |   |                       |
| 4          | 0          | DIS_FDET_REF  | PLL Freq. Detect          | When set to 0, the REF-clock frequency of When set to 1, it is switched OFF                                                                     | detecto                   | or is Of           | N       |                   |   |   | EEPROM                |
| 5          | 1          | DIS_FDET_FB   | Diagnostics               | When set to 1, the feedback path frequen (TI Test-GTME)                                                                                         | cy det                    | ector is           | s switc | hed Ol            | F |   | EEPROM                |
| 6          | 2          | BIAS_DIV01<0> |                           | When BIAS_DIV01<1:0> =                                                                                                                          |                           |                    |         |                   |   |   |                       |
| 7          | 3          | BIAS_DIV01<1> | Output Divider<br>0 and 1 | 00, No current reduction for all output-divider<br>01, Current reduction for all output-divider<br>10, Current reduction for all output-divider | der<br>r by ab<br>r by ab | oout 20<br>oout 30 | %<br>%  |                   |   |   | EEPROM                |
| 8          | 4          | BIAS_DIV23<0> |                           | When BIAS_DIV23<1:0> =                                                                                                                          |                           |                    |         |                   |   |   |                       |
| 9          | 5          | BIAS_DIV23<1> | Output Divider<br>2 and 3 | 00, No current reduction for all output-divider<br>01, Current reduction for all output-divider<br>10, Current reduction for all output-divider | der<br>by ab<br>by ab     | oout 20<br>oout 30 | %<br>%  |                   |   |   | EEPROM                |
| 10         | 6          | PH3ADJC0      |                           |                                                                                                                                                 |                           |                    |         |                   |   |   |                       |
| 11         | 7          | PH3ADJC1      |                           |                                                                                                                                                 |                           |                    |         |                   |   |   |                       |
| 12         | 8          | PH3ADJC2      |                           |                                                                                                                                                 |                           |                    |         |                   |   |   |                       |
| 13         | 9          | PH3ADJC3      | Output 3                  | Coarse phase adjust select for Output Div                                                                                                       | /ider 3                   |                    |         |                   |   |   | EEPROM                |
| 14         | 10         | PH3ADJC4      | -                         |                                                                                                                                                 |                           |                    |         |                   |   |   |                       |
| 15         | 11         | PH3ADJC5      |                           |                                                                                                                                                 |                           |                    |         |                   |   |   |                       |
| 16         | 12         | PH3ADJC6      |                           |                                                                                                                                                 |                           |                    |         |                   |   |   |                       |
| 17         | 13         | OUT3DIVRSEL0  |                           |                                                                                                                                                 |                           |                    |         |                   |   |   |                       |
| 18         | 14         | OUT3DIVRSEL1  | _                         |                                                                                                                                                 |                           |                    |         |                   |   |   |                       |
| 19         | 15         | OUT3DIVRSEL2  |                           |                                                                                                                                                 |                           |                    |         |                   |   |   |                       |
| 20         | 16         | OUT3DIVRSEL3  | Output 3                  | Output Divider 3 ratio select<br>(seeTable 7)                                                                                                   |                           |                    |         |                   |   |   | EEPROM                |
| 21         | 17         | OUT3DIVRSEL4  |                           |                                                                                                                                                 |                           |                    |         |                   |   |   |                       |
| 22         | 18         | OUT3DIVRSEL5  |                           |                                                                                                                                                 |                           |                    |         |                   |   |   |                       |
| 23         | 19         | OUT3DIVRSEL6  | _                         |                                                                                                                                                 |                           |                    |         |                   |   |   |                       |
| 24         | 20         | EN3DIV        | Output 3                  | When set to 0, the divider is disabled<br>When set to 1, the divider is enabled                                                                 |                           |                    |         |                   |   |   | EEPROM                |
| 25         | 21         | PECL3HISWING  | Output 3                  | High Output Voltage Swing in LVPECL M                                                                                                           | ode if                    | set to             | 1       |                   |   |   | EEPROM                |
| 26         | 22         | CMOSMODE3PX   | Output 2                  | LVCMOS mode select for OUTPUT 3 Pos                                                                                                             | sitive F                  | Pin.               |         |                   |   |   | FEDDOM                |
| 27         | 23         | CMOSMODE3PY   | Output 3                  | (X,Y) = 00: Active, 10: Inverting, 11: Low,                                                                                                     | 01: 3-                    | State              |         |                   |   |   | EEPROM                |
| 28         | 24         | CMOSMODE3NX   | Output 0                  | LVCMOS mode select for OUTPUT 3 Negative Pin.                                                                                                   |                           |                    |         |                   |   |   |                       |
| 29         | 25         | CMOSMODE3NY   | Output 3                  | (X,Y) = 00: Active, 10: Inverting, 11: Low, 01: 3-State                                                                                         |                           |                    |         |                   |   |   | EEPROM                |
|            |            |               |                           |                                                                                                                                                 |                           |                    |         |                   |   |   |                       |
| 30         | 26         | OUTBUFSEL3X   | Output 3                  | OUTPOT TYPE 22 23 24 25 26 27                                                                                                                   |                           |                    | 27      | EEPROM            |   |   |                       |
|            |            |               |                           | LVPECL                                                                                                                                          | 0                         | 0                  | 0       | 0                 | 0 | 1 |                       |
|            |            |               |                           | LVDS                                                                                                                                            | 0                         | 1                  | 0       | 1                 | 1 | 1 |                       |
| 31         | 27         | OUTBUFSEL3Y   | Output 3                  | LVCMOS                                                                                                                                          | See \$                    | Setting            | s Abov  | 'e <sup>(1)</sup> | 0 | 0 | EEPROM                |
|            |            |               |                           | All Outputs Disabled                                                                                                                            | 0                         | 1                  | 0       | 1                 | 1 | 0 |                       |



### CDCE72010

SCAS858A-JUNE 2008-REVISED JULY 2009

### <u>₩營椅♥DCE72010"供应商</u>

#### Register 4: SPI Mode

| SPI<br>BIT | RAM<br>BIT | BIT NAME                    | RELATED BLOCK        | DESCRIPTION/FUNCTION                                                                  |                |         |         |                   |    |   |         |  |
|------------|------------|-----------------------------|----------------------|---------------------------------------------------------------------------------------|----------------|---------|---------|-------------------|----|---|---------|--|
| 0          |            | AO                          |                      | Address 0                                                                             |                |         |         |                   |    |   | 0       |  |
| 1          |            | A1                          |                      | Address 1                                                                             |                |         |         |                   |    |   | 0       |  |
| 2          |            | A2                          |                      | Address 2                                                                             |                |         |         |                   |    |   | 1       |  |
| 3          |            | A3                          |                      | Address 3                                                                             |                |         |         |                   |    |   | 0       |  |
| 4          | 0          | RESERVED                    |                      |                                                                                       |                |         |         |                   |    |   | EEPROM  |  |
| 5          | 1          | RESERVED                    |                      |                                                                                       |                |         |         |                   |    |   | EEPROM  |  |
| 6          | 2          | RESERVED                    |                      |                                                                                       |                |         |         |                   |    |   | EEPROM  |  |
| 7          | 3          | RESERVED                    |                      |                                                                                       |                |         |         |                   |    |   | EEPROM  |  |
| 8          | 4          | HOLDONLOR                   | HOLD-Over            | If set to 1 it will 3-state the charge pump<br>Reference Clocks ( Primary and Seconda | to act<br>ary) | as a H  | OLD or  | n Loss            | of |   | EEPROM  |  |
| 9          | 5          | RESERVED                    |                      |                                                                                       |                |         |         |                   |    |   | EEPROM  |  |
| 10         | 6          | PH4ADJC0                    |                      |                                                                                       |                |         |         |                   |    |   |         |  |
| 11         | 7          | PH4ADJC1                    |                      |                                                                                       |                |         |         |                   |    |   |         |  |
| 12         | 8          | PH4ADJC2                    |                      |                                                                                       |                |         |         |                   |    |   |         |  |
| 13         | 9          | PH4ADJC3                    | Output 4             | Coarse phase adjust select for Output Di                                              | vider 4        | ļ       |         |                   |    |   | EEPROM  |  |
| 14         | 10         | PH4ADJC4                    |                      |                                                                                       |                |         |         |                   |    |   |         |  |
| 15         | 11         | PH4ADJC5                    |                      |                                                                                       |                |         |         |                   |    |   |         |  |
| 16         | 12         | PH4ADJC6                    |                      |                                                                                       |                |         |         |                   |    |   |         |  |
| 17         | 13         | OUT4DIVRSEL0                |                      |                                                                                       |                |         |         |                   |    |   |         |  |
| 18         | 14         | OUT4DIVRSEL1                |                      |                                                                                       |                |         |         |                   |    |   |         |  |
| 19         | 15         | OUT4DIVRSEL2                |                      |                                                                                       |                |         |         |                   |    |   |         |  |
| 20         | 16         | OUT4DIVRSEL3                | Output 4             | Output Divider 4 ratio select<br>(seeTable 7)                                         |                |         |         |                   |    |   | EEPROM  |  |
| 21         | 17         | OUT4DIVRSEL4                |                      |                                                                                       |                |         |         |                   |    |   |         |  |
| 22         | 18         | OUT4DIVRSEL5                |                      |                                                                                       |                |         |         |                   |    |   |         |  |
| 23         | 19         | OUT4DIVRSEL6                |                      |                                                                                       |                |         |         |                   |    |   |         |  |
| 24         | 20         | EN4DIV                      | Output 4             | When set to 0, the divider is disabled<br>When set to 1, the divider is enabled       |                |         |         |                   |    |   | EEPROM  |  |
| 25         | 21         | PECL4HISWING                | Output 4             | High Output Voltage Swing in LVPECL N                                                 | lode if        | set to  | 1       |                   |    |   | EEPROM  |  |
| 26         | 22         | CMOSMODE4PX                 | Output 4             | LVCMOS mode select for OUTPUT 4 Po                                                    | sitive I       | Pin.    |         |                   |    |   | EEDDOM  |  |
| 27         | 23         | CMOSMODE4PY                 | - Output 4           | (X,Y) = 00: Active, 10: Inverting, 11: Low,                                           | , 01: 3        | -State  |         |                   |    |   | EEPROIN |  |
| 28         | 24         | CMOSMODE4NX                 | Output 4             | LVCMOS mode select for OUTPUT 4 Negative Pin.                                         |                |         |         |                   |    |   |         |  |
| 29         | 25         | CMOSMODE4NY                 | - Output 4           | (X,Y) = 00: Active, 10: Inverting, 11: Low, 01: 3-State                               |                |         |         |                   |    |   |         |  |
|            |            |                             |                      |                                                                                       |                |         | RAM     | BITS              |    |   |         |  |
| 30         | 26         | OUTBUFSEL4X                 | Output 4             | 22 23 24 25 26 27                                                                     |                |         | EEPROM  |                   |    |   |         |  |
|            |            |                             |                      | LVPECL                                                                                | 0              | 0       | 0       | 0                 | 0  | 1 |         |  |
|            |            |                             |                      | LVDS                                                                                  | 0              | 1       | 0       | 1                 | 1  | 1 |         |  |
| 31         | 27         | OUTBUFSEL4Y Output 4 LVCMOS |                      | LVCMOS                                                                                | See            | Setting | Is Abov | ′e <sup>(1)</sup> | 0  | 0 | EEPROM  |  |
|            |            |                             | All Outputs Disabled | 0                                                                                     | 1              | 0       | 1       | 1                 | 0  |   |         |  |

ÈXAS **INSTRUMENTS** 

www.ti.com

## SCASESACHUE 2008 0月日小月日北街 2009

#### **Register 5: SPI Mode**

| SPI<br>BIT | RAM<br>BIT | BIT NAME      | RELATED BLOCK             | DESCRIPTION/FUNCTION                                                                                                                         |                           |                  |        |                  |    |    | POWER UP<br>CONDITION |
|------------|------------|---------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------|--------|------------------|----|----|-----------------------|
| 0          |            | A0            |                           | Address 0                                                                                                                                    |                           |                  |        |                  |    |    | 1                     |
| 1          |            | A1            |                           | Address 1                                                                                                                                    |                           |                  |        |                  |    |    | 0                     |
| 2          |            | A2            |                           | Address 2                                                                                                                                    |                           |                  |        |                  |    |    | 1                     |
| 3          |            | A3            |                           | Address 3                                                                                                                                    |                           |                  |        |                  |    |    | 0                     |
| 4          | 0          | BIAS_DIV45<0> |                           | When BIAS_DIV45<1:0> =                                                                                                                       |                           |                  |        |                  |    |    |                       |
| 5          | 1          | BIAS_DIV45<1> | Output Divider<br>4 and 5 | 00, No current reduction for all output-divi<br>01, Current reduction for all output-divider<br>10, Current reduction for all output-divider | der<br>r by ab<br>r by ab | out 20<br>out 30 | %<br>% |                  |    |    | EEPROM                |
| 6          | 2          | BIAS_DIV67<0> |                           | When BIAS_DIV67<1:0> =                                                                                                                       |                           |                  |        |                  |    |    |                       |
| 7          | 3          | BIAS_DIV67<1> | Output Divider<br>6 and 7 | 00, No current reduction for all output-divi<br>01, Current reduction for all output-divider<br>10, Current reduction for all output-divider | der<br>by ab<br>by ab     | out 20<br>out 30 | %<br>% |                  |    |    | EEPROM                |
| 8          | 4          | RESERVED      |                           |                                                                                                                                              |                           |                  |        |                  |    |    | EEPROM                |
| 9          | 5          | RESERVED      |                           |                                                                                                                                              |                           |                  |        |                  |    |    | EEPROM                |
| 10         | 6          | PH5ADJC0      |                           |                                                                                                                                              |                           |                  |        |                  |    |    |                       |
| 11         | 7          | PH5ADJC1      |                           |                                                                                                                                              |                           |                  |        |                  |    |    |                       |
| 12         | 8          | PH5ADJC2      |                           |                                                                                                                                              |                           |                  |        |                  |    |    |                       |
| 13         | 9          | PH5ADJC3      | Output 5                  | Coarse phase adjust select for Output Div                                                                                                    | ider 5/                   |                  |        |                  |    |    | EEPROM                |
| 14         | 10         | PH5ADJC4      |                           |                                                                                                                                              |                           |                  |        |                  |    |    |                       |
| 15         | 11         | PH5ADJC5      | -                         |                                                                                                                                              |                           |                  |        |                  |    |    |                       |
| 16         | 12         | PH5ADJC6      |                           |                                                                                                                                              |                           |                  |        |                  |    |    |                       |
| 17         | 13         | OUT5DIVRSEL0  |                           |                                                                                                                                              |                           |                  |        |                  |    |    |                       |
| 18         | 14         | OUT5DIVRSEL1  |                           |                                                                                                                                              |                           |                  |        |                  |    |    |                       |
| 19         | 15         | OUT5DIVRSEL2  |                           |                                                                                                                                              |                           |                  |        |                  |    |    |                       |
| 20         | 16         | OUT5DIVRSEL3  | Output 5                  | Output Divider 5 ratio select<br>(seeTable 7)                                                                                                |                           |                  |        |                  |    |    | EEPROM                |
| 21         | 17         | OUT5DIVRSEL4  | -                         |                                                                                                                                              |                           |                  |        |                  |    |    |                       |
| 22         | 18         | OUT5DIVRSEL5  |                           |                                                                                                                                              |                           |                  |        |                  |    |    |                       |
| 23         | 19         | OUT5DIVRSEL6  |                           |                                                                                                                                              |                           |                  |        |                  |    |    |                       |
| 24         | 20         | EN5DIV        | Output 5                  | When set to 0, the divider is disabled<br>When set to 1, the divider is enabled                                                              |                           |                  |        |                  |    |    | EEPROM                |
| 25         | 21         | PECL5HISWING  | Output 5                  | High Output Voltage Swing in LVPECL M                                                                                                        | ode if                    | set to           | 1      |                  |    |    | EEPROM                |
| 26         | 22         | CMOSMODE5PX   | Output E                  | LVCMOS mode select for OUTPUT 5 Pos                                                                                                          | sitive F                  | Pin.             |        |                  |    |    | FEDDOM                |
| 27         | 23         | CMOSMODE5PY   | Output 5                  | (X,Y) = 00: Active, 10: Inverting, 11: Low,                                                                                                  | 01: 3-                    | State            |        |                  |    |    | EEPROM                |
| 28         | 24         | CMOSMODE5NX   | Output 5                  | LVCMOS mode select for OUTPUT 5 Negative Pin.                                                                                                |                           |                  |        |                  |    |    |                       |
| 29         | 25         | CMOSMODE5NY   | Output 5                  | (X,Y) = 00: Active, 10: Inverting, 11: Low, 01: 3-State                                                                                      |                           |                  |        |                  |    |    | EEPROW                |
|            |            |               |                           |                                                                                                                                              |                           |                  |        |                  |    |    |                       |
| 30         | 26         | OUTBUFSEL5X   | Output 5                  | OUTPUT TYPE                                                                                                                                  | 22                        | 23               | 24     | 25               | 26 | 27 | EEPROM                |
|            |            |               |                           | LVPECL                                                                                                                                       | 0                         | 0                | 0      | 0                | 0  | 1  |                       |
|            |            |               |                           | LVDS                                                                                                                                         | 0                         | 1                | 0      | 1                | 1  | 1  |                       |
| 31         | 27         | OUTBUFSEL5Y   | Output 5                  | LVCMOS                                                                                                                                       | See                       | Setting          | s Abov | e <sup>(1)</sup> | 0  | 0  | EEPROM                |
| 51 21      |            |               | All Outputs Disabled      | 0                                                                                                                                            | 1                         | 0                | 1      | 1                | 0  |    |                       |



### CDCE72010

SCAS858A-JUNE 2008-REVISED JULY 2009

### <mark>₩豐街吧DCE72010"供应商</mark>

### Register 6: SPI Mode

| SPI<br>BIT | RAM<br>BIT | BIT NAME          | RELATED BLOCK                           | C DESCRIPTION/FUNCTION                                                                   |                   |                    |                    |                   |      | POWER UP<br>CONDITION |        |
|------------|------------|-------------------|-----------------------------------------|------------------------------------------------------------------------------------------|-------------------|--------------------|--------------------|-------------------|------|-----------------------|--------|
| 0          |            | A0                |                                         | Address 0                                                                                |                   |                    |                    |                   |      |                       | 0      |
| 1          |            | A1                |                                         | Address 1                                                                                |                   |                    |                    |                   |      |                       | 1      |
| 2          |            | A2                |                                         | Address 2                                                                                |                   |                    |                    |                   |      |                       | 1      |
| 3          |            | A3                |                                         | Address 3                                                                                |                   |                    |                    |                   |      |                       | 0      |
| 4          | 0          | FB_FD_DESEL       | LOCK-DET                                | 0 Feedback Frequency Detector is connect<br>1 Feedback Frequency Detector is discon      | cted to<br>nected | the Lo             | ock Det<br>the Loo | ector<br>k Dete   | ctor |                       | EEPROM |
| 5          | 1          | RESERVED          |                                         | Set to 0                                                                                 |                   |                    |                    |                   |      |                       |        |
| 6          | 2          | FBDETERM_DIV_SEL  |                                         | 0 FB-Deterministic Clock divided by 1<br>1 FB- Deterministic Clock divided by 2          |                   |                    |                    |                   |      |                       |        |
| 7          | 3          | FBDETERM_DIV2_DIS | FB-<br>Divider/Deterministi<br>c Blocks | 0 FB-Deterministic-DIV2-Block in normal of 1 FB-Deterministic-DIV2 reset (here REG       | operati<br>6_RB<  | on<br>:2> ==       | 0)                 |                   |      |                       | EEPROM |
| 8          | 4          | FB_START_BYPASS   |                                         | 0 FB-Divider started with delay block (RC)<br>1 FB-Divider can be started with external  | ), norm<br>REF_\$ | nal ope<br>SEL-siç | ration<br>gnal (pi | n)                |      |                       |        |
| 9          | 5          | DET_START_BYPASS  | All Output Dividers                     | 0 Output-Dividers started with delay block<br>1 Output-Dividers can be started with exte | (RC),<br>ernal N  | norma<br>IRESE     | l opera<br>T-signa | ition<br>al (pin) |      |                       | EEPROM |
| 10         | 6          | PH6ADJC0          | Output 6                                |                                                                                          |                   |                    |                    |                   |      |                       |        |
| 11         | 7          | PH6ADJC1          |                                         |                                                                                          |                   |                    |                    |                   |      |                       |        |
| 12         | 8          | PH6ADJC2          |                                         |                                                                                          |                   |                    |                    |                   |      |                       |        |
| 13         | 9          | PH6ADJC3          |                                         | Coarse phase adjust select for Output Div                                                | ider 6            |                    |                    |                   |      |                       | EEPROM |
| 14         | 10         | PH6ADJC4          |                                         |                                                                                          |                   |                    |                    |                   |      |                       |        |
| 15         | 11         | PH6ADJC5          |                                         |                                                                                          |                   |                    |                    |                   |      |                       |        |
| 16         | 12         | PH6ADJC6          |                                         |                                                                                          |                   |                    |                    |                   |      |                       |        |
| 17         | 13         | OUT6DIVRSEL0      |                                         |                                                                                          |                   |                    |                    |                   |      |                       |        |
| 18         | 14         | OUT6DIVRSEL1      |                                         |                                                                                          |                   |                    |                    |                   |      |                       |        |
| 19         | 15         | OUT6DIVRSEL2      |                                         |                                                                                          |                   |                    |                    |                   |      |                       |        |
| 20         | 16         | OUT6DIVRSEL3      | Output 6                                | Output Divider 6 ratio select<br>(seeTable 7)                                            | EEPROM            |                    |                    |                   |      |                       |        |
| 21         | 17         | OUT6DIVRSEL4      |                                         |                                                                                          |                   |                    |                    |                   |      |                       |        |
| 22         | 18         | OUT6DIVRSEL5      |                                         |                                                                                          |                   |                    |                    |                   |      |                       |        |
| 23         | 19         | OUT6DIVRSEL6      |                                         |                                                                                          |                   |                    |                    |                   |      |                       |        |
| 24         | 20         | EN6DIV            | Output 6                                | When set to 0, the divider is disabled<br>When set to 1, the divider is enabled          |                   |                    |                    |                   |      |                       | EEPROM |
| 25         | 21         | PECL6HISWING      | Output 6                                | High Output Voltage Swing in LVPECL Me                                                   | ode if s          | set to 1           |                    |                   |      |                       | EEPROM |
| 26         | 22         | CMOSMODE6PX       | Output 6                                | LVCMOS mode select for OUTPUT 6 Pos                                                      | itive P           | 'in.               |                    |                   |      |                       | EEDBOM |
| 27         | 23         | CMOSMODE6PY       | Output 6                                | (X,Y) = 00: Active, 10: Inverting, 11: Low,                                              | 01: 3-            | State              |                    |                   |      |                       | EEFRON |
| 28         | 24         | CMOSMODE6NX       | Output 6                                | LVCMOS mode select for OUTPUT 6 Neg                                                      | ative             | Pin.               |                    |                   |      |                       | EEDBOM |
| 29         | 25         | CMOSMODE6NY       | Output 6                                | (X,Y) = 00: Active, 10: Inverting, 11: Low,                                              | 01: 3-            | State              |                    |                   |      |                       | EEFRON |
|            |            |                   |                                         |                                                                                          |                   |                    | RAM                | BITS              |      |                       |        |
| 30         | 26         | OUTBUFSEL6X       | Output 6                                |                                                                                          | 22 23 24          |                    | 24                 | 25                | 26   | 27                    | EEPROM |
|            |            |                   |                                         | LVPECL                                                                                   | 0                 | 0                  | 0                  | 0                 | 0    | 1                     |        |
|            |            |                   |                                         | LVDS                                                                                     | 0                 | 1                  | 0                  | 1                 | 1    | 1                     |        |
| 31         | 27         | OUTBUFSEL6Y       | Output 6                                | LVCMOS                                                                                   | See               | Setting            | s Abov             | e <sup>(1)</sup>  | 0    | 0                     | EEPROM |
|            |            |                   |                                         | All Outputs Disabled                                                                     | 0                 | 1                  | 0                  | 1                 | 1    | 0                     |        |

ÈXAS INSTRUMENTS

www.ti.com

### SC全部的心地吃到2009的那里地带2009

#### **Register 7: SPI Mode**

| SPI<br>BIT | RAM<br>BIT | BIT NAME     | RELATED BLOCK | DESCRIPTION/FUNCTION                                                            |           |          |        |      |        |    |        |  |
|------------|------------|--------------|---------------|---------------------------------------------------------------------------------|-----------|----------|--------|------|--------|----|--------|--|
| 0          |            | AO           |               | Address 0                                                                       |           |          |        |      |        |    | 1      |  |
| 1          |            | A1           |               | Address 1                                                                       |           |          |        |      |        |    | 1      |  |
| 2          |            | A2           |               | Address 2                                                                       |           |          |        |      |        |    | 1      |  |
| 3          |            | A3           |               | Address 3                                                                       |           |          |        |      |        |    | 0      |  |
| 4          | 0          | LOCKW 0      |               | Lock-detect window Bit 0 (Refer to Reg 9                                        | RAM       | Bits 6 a | and 7) |      |        |    | EEPROM |  |
| 5          | 1          | LOCKW 1      |               | Lock-detect window Bit 1 (Refer to Reg 9 RAM Bits 6 and 7)                      |           |          |        |      |        |    |        |  |
| 6          | 2          | RESERVED     |               | Set to 0                                                                        |           |          |        |      |        |    |        |  |
| 7          | 3          | LOCKC0       | LUCK-DET      | Number of coherent lock events Bit 0                                            |           |          |        |      |        |    | EEPROM |  |
| 8          | 4          | LOCKC1       |               | Number of coherent lock events Bit 1                                            |           |          |        |      |        |    |        |  |
| 9          | 5          | ADLOCK       |               | Selects Digital PLL_LOCK 0, Selects Ana                                         | alog PL   | L_LOC    | CK 1   |      |        |    |        |  |
| 10         | 6          | PH7ADJC0     |               |                                                                                 |           |          |        |      |        |    |        |  |
| 11         | 7          | PH7ADJC1     |               |                                                                                 |           |          |        |      |        |    |        |  |
| 12         | 8          | PH7ADJC2     |               |                                                                                 |           |          |        |      |        |    |        |  |
| 13         | 9          | PH7ADJC3     | Output 7      | Coarse phase adjust select for Output Divider 7                                 |           |          |        |      |        |    | EEPROM |  |
| 14         | 10         | PH7ADJC4     |               |                                                                                 |           |          |        |      |        |    |        |  |
| 15         | 11         | PH7ADJC5     |               |                                                                                 |           |          |        |      |        |    |        |  |
| 16         | 12         | PH7ADJC6     |               |                                                                                 |           |          |        |      |        |    |        |  |
| 17         | 13         | OUT7DIVRSEL0 |               |                                                                                 |           |          |        |      |        |    |        |  |
| 18         | 14         | OUT7DIVRSEL1 |               |                                                                                 |           |          |        |      |        |    |        |  |
| 19         | 15         | OUT7DIVRSEL2 |               |                                                                                 |           |          |        |      |        |    |        |  |
| 20         | 16         | OUT7DIVRSEL3 | Output 7      | Output Divider 7 ratio select<br>(seeTable 7)                                   |           | EEPROM   |        |      |        |    |        |  |
| 21         | 17         | OUT7DIVRSEL4 |               |                                                                                 |           |          |        |      |        |    |        |  |
| 22         | 18         | OUT7DIVRSEL5 |               |                                                                                 |           |          |        |      |        |    |        |  |
| 23         | 19         | OUT7DIVRSEL6 |               |                                                                                 |           |          |        |      |        |    |        |  |
| 24         | 20         | EN7DIV       | Output 7      | When set to 0, the divider is disabled<br>When set to 1, the divider is enabled |           |          |        |      |        |    | EEPROM |  |
| 25         | 21         | PECL7HISWING | Output 7      | High Output Voltage Swing in LVPECL M                                           | lode if a | set to 1 | 1      |      |        |    | EEPROM |  |
| 26         | 22         | CMOSMODE7PX  | Output 7      | LVCMOS mode select for OUTPUT 7 Pos                                             | sitive P  | in       |        |      |        |    | FEDDOM |  |
| 27         | 23         | CMOSMODE7PY  | Output 7      | (X,Y) = 00: Active, 10: Inverting, 11: Low,                                     | , 01: 3-  | State    |        |      |        |    | EEPROM |  |
| 28         | 24         | CMOSMODE7NX  | 0 1 17        | LVCMOS mode select for OUTPUT 7 Ne                                              | aative    | Pin.     |        |      |        |    | FEDDOM |  |
| 29         | 25         | CMOSMODE7NY  | Output 7      | (X,Y) = 00: Active, 10: Inverting, 11: Low,                                     | , 01: 3-  | State    |        |      |        |    | EEPROM |  |
|            |            |              |               |                                                                                 |           |          | RAM    | BITS |        |    |        |  |
| 30         | 26         | OUTBUFSEL7X  | Output 7      | OULD I ITPE                                                                     | 22        | 23       | 24     | 25   | 26     | 27 | EEPROM |  |
|            |            |              |               | LVPECL                                                                          | 0         | 0        | 0      | 0    | 0      | 1  |        |  |
|            |            |              |               | LVDS                                                                            | 0         | 1        | 0      | 1    | 1      | 1  |        |  |
| 31         | 27         | OUTBUFSEL7Y  | Output 7      | LVCMOS See Settings Above <sup>(1)</sup> 0 0                                    |           |          |        |      | EEPROM |    |        |  |
|            |            |              |               | All Outputs Disabled                                                            | 0         | 1        | 0      | 1    | 1      | 0  |        |  |



### CDCE72010

SCAS858A-JUNE 2008-REVISED JULY 2009

### <u>₩營椅♥DCE72010"供应商</u>

#### Register 8: SPI Mode

| SPI<br>BIT | RAM<br>BIT | BIT NAME       | RELATED BLOCK     | DESCRIPTION                                                                     | /FUNC    | TION     |        |      |         |        | POWER UP<br>CONDITION |  |
|------------|------------|----------------|-------------------|---------------------------------------------------------------------------------|----------|----------|--------|------|---------|--------|-----------------------|--|
| 0          |            | A0             |                   | Address 0                                                                       |          |          |        |      |         |        | 0                     |  |
| 1          |            | A1             |                   | Address 1                                                                       |          |          |        |      |         |        | 0                     |  |
| 2          |            | A2             |                   | Address 2                                                                       |          |          |        |      |         |        | 0                     |  |
| 3          |            | A3             |                   | Address 3                                                                       |          |          |        |      |         |        | 1                     |  |
| 4          | 0          | VCXOBUFSELX    |                   | VCXO and AUX Input Buffer Type Select                                           | (LVPE    | ECL,LV   | DS or  | LVCM | OS)     |        |                       |  |
| 5          | 1          | VCXOBUFSELY    |                   | XY(10) LVPECL, (11) LVDS, (00) LVCMC                                            |          |          |        |      |         |        |                       |  |
| 6          | 2          | VCXOACDCSEL    | VCXO and AUX      | If Set to 0 AC Termination, If set to 1 DC                                      |          | EEPROM   |        |      |         |        |                       |  |
| 7          | 3          | VCXOHYSTEN     |                   | If Set to 1 Input Buffers Hysteresis enable                                     | ed       |          |        |      |         |        |                       |  |
| 8          | 4          | VCXOTERMSEL    |                   | If Set to 0 Input Buffer Internal Termination                                   | n enal   | oled     |        |      |         |        |                       |  |
| 9          | 5          | VCXOINVBB      | VCXO Input Buffer | If Set to 1 It Biases VCXO Input negative                                       | pin wi   | th inter | nal VC | XOVB | B Volta | age    | EEPROM                |  |
| 10         | 6          | PH8ADJC0       |                   |                                                                                 |          |          |        |      |         |        |                       |  |
| 11         | 7          | PH8ADJC1       |                   |                                                                                 |          |          |        |      |         |        |                       |  |
| 12         | 8          | PH8ADJC2       |                   |                                                                                 |          |          |        |      |         |        |                       |  |
| 13         | 9          | PH8ADJC3       | Output 8 and 9    | Coarse phase adjust select for Output Div                                       |          | EEPROM   |        |      |         |        |                       |  |
| 14         | 10         | PH8ADJC4       |                   |                                                                                 |          |          |        |      |         |        |                       |  |
| 15         | 11         | PH8ADJC5       |                   |                                                                                 |          |          |        |      |         |        |                       |  |
| 16         | 12         | PH8ADJC6       |                   |                                                                                 |          |          |        |      |         |        |                       |  |
| 17         | 13         | OUT8DIVRSEL0   |                   |                                                                                 |          |          |        |      |         |        |                       |  |
| 18         | 14         | OUT8DIVRSEL1   |                   |                                                                                 |          |          |        |      |         |        |                       |  |
| 19         | 15         | OUT8DIVRSEL2   |                   |                                                                                 |          |          |        |      |         |        |                       |  |
| 20         | 16         | OUT8DIVRSEL3   | Output 8 and 9    | Output Divider 8 ratio select                                                   |          | EEPROM   |        |      |         |        |                       |  |
| 21         | 17         | OUT8DIVRSEL4   |                   |                                                                                 |          |          |        |      |         |        |                       |  |
| 22         | 18         | OUT8DIVRSEL5   |                   |                                                                                 |          |          |        |      |         |        |                       |  |
| 23         | 19         | OUT8DIVRSEL6   |                   |                                                                                 |          |          |        |      |         |        |                       |  |
| 24         | 20         | EN89DIV        | Output 8 and 9    | When set to 0, the divider is disabled<br>When set to 1, the divider is enabled |          |          |        |      |         |        | EEPROM                |  |
| 25         | 21         | PECL8HISWING   | Output 8          | High Output Voltage Swing in LVPECL M                                           | ode if   | set to 1 | l      |      |         |        | EEPROM                |  |
| 26         | 22         | CMOSMODE8PX    | Outruit 0         | LVCMOS mode select for OUTPUT 8 Pos                                             | sitive F | Pin.     |        |      |         |        | FEDDOM                |  |
| 27         | 23         | CMOSMODE8PY    | Output 8          | (X,Y) = 00: Active, 10: Inverting, 11: Low,                                     | 01: 3-   | State    |        |      |         |        | EEPROM                |  |
| 28         | 24         | CMOSMODE8NX    | 0 4 4 0           | LVCMOS mode select for OUTPUT 8 Net                                             | aative   | Pin.     |        |      |         |        | FEDDOM                |  |
| 29         | 25         | CMOSMODE8NY    | Output 8          | (X,Y) = 00: Active, 10: Inverting, 11: Low,                                     | 01: 3-   | State    |        |      |         |        | EEPROM                |  |
|            |            |                |                   |                                                                                 |          |          | RAM    | BITS |         |        |                       |  |
| 30         | 26         | OUTBUFSEL8X    | Output 8          | OUIPUT TYPE                                                                     | 22       | 23       | 24     | 25   | 26      | 27     | EEPROM                |  |
|            |            |                |                   | LVPECL                                                                          | 0        | 0        | 0      | 0    | 0       | 1      |                       |  |
|            |            |                |                   | LVDS                                                                            | 0        | 1        | 0      | 1    | 1       | 1      | 1                     |  |
| 31         | 27         | 27 OUTBUFSEL8Y | Output 8          | LVCMOS See Settings Above <sup>(1)</sup> 0 0                                    |          |          |        |      |         | EEPROM |                       |  |
|            |            |                |                   | All Outputs Disabled                                                            | 0        | 1        | 0      | 1    | 1       | 0      |                       |  |

### SC全部的心地吃到2009的那里地带2009



www.ti.com

#### **Register 9: SPI Mode**

| SPI<br>BIT | RAM<br>BIT | BIT NAME         | RELATED<br>BLOCK               | DESCRIPTION/FUNCTION                                                                                                                                                                        |                                                                                                                                                                                                                |                                                                            |              |              |         |        | POWER UP<br>CONDITION |  |  |  |
|------------|------------|------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--------------|--------------|---------|--------|-----------------------|--|--|--|
| 0          |            | A0               |                                | Address 0                                                                                                                                                                                   |                                                                                                                                                                                                                |                                                                            |              |              |         |        | 1                     |  |  |  |
| 1          |            | A1               |                                | Address 1                                                                                                                                                                                   |                                                                                                                                                                                                                |                                                                            |              |              |         |        | 0                     |  |  |  |
| 2          |            | A2               |                                | Address 2                                                                                                                                                                                   |                                                                                                                                                                                                                |                                                                            |              |              |         |        | 0                     |  |  |  |
| 3          |            | A3               |                                | Address 3                                                                                                                                                                                   |                                                                                                                                                                                                                |                                                                            |              |              |         |        | 1                     |  |  |  |
| 4          | 0          | HOLDF            |                                | Enables the Frequency Hold-Over (External external circuitry) on 1, off 0                                                                                                                   | Hold O                                                                                                                                                                                                         | ver Fu                                                                     | nction       | based        | on the  | •      |                       |  |  |  |
| 5          | 1          | RESERVED         |                                |                                                                                                                                                                                             |                                                                                                                                                                                                                |                                                                            |              |              |         |        |                       |  |  |  |
| 6          | 2          | HOLD             |                                | 3-State Charge Pump 0 - (equal to HOLD pir                                                                                                                                                  |                                                                                                                                                                                                                |                                                                            |              |              |         |        |                       |  |  |  |
| 7          | 3          | HOLDTR           | HOLD-Over                      | HOLD function always activated 1 (recomme<br>Triggered by analog PLL Lock detect outputs<br>If analog PLL Lock Signal is [1] (PLL locked)<br>If analog PLL Lock Signal is [0] (PLL not lock | nded fo<br>;<br>, HOLD<br>(), HOL                                                                                                                                                                              | ded for test purposes, only)<br>HOLD is activated<br>, HOLD is deactivated |              |              |         |        | EEPROM                |  |  |  |
| 8          | 4          | HOLD_CNT0        |                                | HOLD1 Function is reactivated after X Ref C                                                                                                                                                 | lock Cy                                                                                                                                                                                                        | /cles. I                                                                   | Define       | d by         |         |        |                       |  |  |  |
| 9          | 5          | HOLD_CNT1        |                                | (HOLD_CNT0,HOLD_CNT1) : X = Number of<br>For (00) : X = 64, (01) : X = 128, (10) : X = 2                                                                                                    | f Clock<br>56, (11                                                                                                                                                                                             | Cycle<br>):X=                                                              | es.<br>512 ( | Clock C      | ycles   |        |                       |  |  |  |
| 10         | 6          | LOCKW 2          | LOCK-DET                       | Extended Lock-detect window Bit 2 (also refe                                                                                                                                                | er to Re                                                                                                                                                                                                       | eg 7 R                                                                     | AM Bi        | ts 0 an      | d 1)    |        | EEPROM                |  |  |  |
| 11         | 7          | LOCKW 3          |                                | Extended Lock-detect window Bit 3 (also refe                                                                                                                                                | er to Re                                                                                                                                                                                                       | eg 7 R                                                                     | AM Bi        | ts 0 an      | d 1)    |        |                       |  |  |  |
| 12         | 8          | NOINV_RESHOL_INT | Chip CORE                      | When set to 0, SPI/HOLD_INT and SPI/RES When set to 1, SPI/HOLD_INT and SPI/RES                                                                                                             | ET_IN<br>ET_IN                                                                                                                                                                                                 | T inver<br>T not i                                                         | ted (d       | efault)<br>d |         |        | EEPROM                |  |  |  |
| 13         | 9          | DIVSYNC_DIS      | Diagnostic: PLL<br>N/M Divider | When GTME = 0, this Bit has no functionality<br>When set to 0, START-Signal is synchronize<br>When set to 1, START-Sync N/M Divider in R                                                    | When GTME = 0, this Bit has no functionality, But when GTME = 1, then:<br>When set to 0, START-Signal is synchronized to N/M Divider Input Clocks<br>When set to 1, START-Sync N/M Divider in PLL are bypassed |                                                                            |              |              |         |        |                       |  |  |  |
| 14         | 10         | START_BYPASS     | Divider START<br>DETERM-Block  | When set to 0, START-Signal is synchronized to VCXO-Clock<br>When set to 1, START-Sync Block is bypassed                                                                                    |                                                                                                                                                                                                                |                                                                            |              |              |         |        |                       |  |  |  |
| 15         | 11         | INDET_BP         | Divider START<br>DETERM-Block  | When set to 0, Sync Logic active when VCXO/AUX-Clocks are available<br>When set to 1, Sync Logic is independent from VCXO- and/or AUX-Clocks                                                |                                                                                                                                                                                                                |                                                                            |              |              |         |        |                       |  |  |  |
| 16         | 12         | PLL_LOCK_BP      | Divider START<br>DETERM-Block  | When set to 0, Sync Logic waits for 1st PLL_LOCK state<br>When set to 1, Sync Logic independent from 1st PLL_LOCK                                                                           |                                                                                                                                                                                                                |                                                                            |              |              |         |        |                       |  |  |  |
| 17         | 13         | LOW_FD_FB_EN     | Divider START<br>DETERM-Block  | When set to 0, Sync Logic is independent from VCXO/DIV_FB freq. (PLL-FD)<br>When set to 1, Sync Logic is started for VCXO/DIV_FB > ~600KHz, stopped for<br>VCXO/DIV_FB < ~600KHz            |                                                                                                                                                                                                                |                                                                            |              |              |         |        | EEPROM                |  |  |  |
| 18         | 14         | NPRESET_MDIV     | PLL<br>M/FB-Divider            | When set to 0, M-Divider uses NHOLD as N<br>When set to 1, M-Divider NOT preseted by N                                                                                                      | PRESE<br>IHOLD                                                                                                                                                                                                 | T                                                                          |              |              |         |        | EEPROM                |  |  |  |
| 19         | 15         | BIAS_DIV_FB<0>   |                                | When BIAS_DIV_FB<1:0> =                                                                                                                                                                     |                                                                                                                                                                                                                |                                                                            |              |              |         |        |                       |  |  |  |
| 20         | 16         | BIAS_DIV_FB<1>   | Feedback<br>Divider            | 00, No current reduction for FB-Divider<br>01, Current reduction for FB-Divider by abou<br>10, Current reduction for FB-Divider by abou                                                     | t 20%<br>t 30%                                                                                                                                                                                                 | EEPROM                                                                     |              |              |         |        |                       |  |  |  |
| 21         | 17         | BIAS_DIV89<0>    |                                | When BIAS_DIV89<1:0> =                                                                                                                                                                      |                                                                                                                                                                                                                |                                                                            |              |              |         |        |                       |  |  |  |
| 22         | 18         | BIAS_DIV89<1>    | Output Divider<br>8 and 9      | 00, No current reduction for all output-rivider<br>01, Current reduction for all output-divider by<br>10, Current reduction for all output-divider by                                       | about<br>about                                                                                                                                                                                                 | about 20%                                                                  |              |              |         |        |                       |  |  |  |
| 23         | 19         | AUXINVBB         |                                | If set to 1 it biases AUX Input Negative pin w                                                                                                                                              | rith inte                                                                                                                                                                                                      | rnal V                                                                     | схоv         | BB vol       | tage.   |        |                       |  |  |  |
| 24         | 20         | DIS_AUX_Y9       | AUX Input<br>Buffer            | If set to 1 AUX in Input Mode Buffer Is disable FB_MUX_SEL and OUT_MUX_SEL bits sett                                                                                                        | ed. If s<br>ings.                                                                                                                                                                                              | et to 0                                                                    | it follo     | ows the      | e behav | ior of | EEPROM                |  |  |  |
| 25         | 21         | PECL9HISWING     | Output 9                       | High output voltage swing in LVPECL Mode                                                                                                                                                    | if set to                                                                                                                                                                                                      | o 1                                                                        |              |              |         |        | EEPROM                |  |  |  |
| 26         | 22         | CMOSMODE9PX      |                                | I VCMOS mode select for OUTPUT 9 Positiv                                                                                                                                                    | e pin                                                                                                                                                                                                          |                                                                            |              |              |         |        |                       |  |  |  |
| 27         | 23         | CMOSMODE9PY      | Output 9                       | (X,Y) = 00: Active, 10: Inverting, 11: Low, 01                                                                                                                                              | : 3-Stat                                                                                                                                                                                                       | te                                                                         |              |              |         |        | EEPROM                |  |  |  |
| 28         | 24         | CMOSMODE9NX      |                                | LVCMOS mode select for OLITPLIT 9 Nagative pin                                                                                                                                              |                                                                                                                                                                                                                |                                                                            |              |              |         |        |                       |  |  |  |
| 29         | 25         | CMOSMODE9NY      | Output 9                       | (X,Y) = 00: Active, 10: Inverting, 11: Low, 01: 3-State                                                                                                                                     |                                                                                                                                                                                                                |                                                                            |              |              |         |        | EEPROM                |  |  |  |
|            |            |                  |                                |                                                                                                                                                                                             |                                                                                                                                                                                                                |                                                                            | RAM          | BITS         |         |        |                       |  |  |  |
| 30         | 26         | OUTBUFSEL9X      | Output 9                       | OUTPUT TYPE                                                                                                                                                                                 | 22                                                                                                                                                                                                             | 23                                                                         | 24           | 25           | 26      | 27     | EEPROM                |  |  |  |
|            |            |                  |                                | LVPECL                                                                                                                                                                                      | 0                                                                                                                                                                                                              | 0                                                                          | 0            | 0            | 0       | 1      | -                     |  |  |  |
|            |            |                  |                                | LVDS                                                                                                                                                                                        | 0                                                                                                                                                                                                              | 1                                                                          | 0            | 1            | 1       | 1      |                       |  |  |  |
| 31         | 27         | OUTBUFSEL9Y      | Output 9                       | LVCMOS See Settings Above <sup>(1)</sup> 0 0                                                                                                                                                |                                                                                                                                                                                                                |                                                                            |              |              | EEPROM  |        |                       |  |  |  |
|            |            |                  |                                | All Outputs Disabled                                                                                                                                                                        | 0                                                                                                                                                                                                              | 1                                                                          | 0            | 1            | 1       | 0      |                       |  |  |  |



### CDCE72010

SCAS858A-JUNE 2008-REVISED JULY 2009

### <u>₩營椅吧DCE72010"供应商</u>

#### Register 10: SPI Mode

| SPI<br>BIT | RAM<br>BIT | BIT NAME | RELATED<br>BLOCK | DESCRIPTION/FUNCTION       | POWER UP<br>CONDITION |
|------------|------------|----------|------------------|----------------------------|-----------------------|
| 0          |            | A0       |                  | Address 0                  | 0                     |
| 1          |            | A1       |                  | Address 1                  | 1                     |
| 2          |            | A2       |                  | Address 2                  | 0                     |
| 3          |            | A3       |                  | Address 3                  | 1                     |
| 4          | 0          | M0       |                  | Reference Divider M Bit 0  |                       |
| 5          | 1          | M1       |                  | Reference Divider M Bit 1  |                       |
| 6          | 2          | M2       |                  | Reference Divider M Bit 2  |                       |
| 7          | 3          | M3       |                  | Reference Divider M Bit 3  |                       |
| 8          | 4          | M4       |                  | Reference Divider M Bit 4  |                       |
| 9          | 5          | M5       |                  | Reference Divider M Bit 5  |                       |
| 10         | 6          | M6       | Reference        | Reference Divider M Bit 6  | EEDROM                |
| 11         | 7          | M7       | M                | Reference Divider M Bit 7  | EEPROM                |
| 12         | 8          | M8       |                  | Reference Divider M Bit 8  |                       |
| 13         | 9          | M9       |                  | Reference Divider M Bit 9  |                       |
| 14         | 10         | M10      |                  | Reference Divider M Bit 10 |                       |
| 15         | 11         | M11      |                  | Reference Divider M Bit 11 |                       |
| 16         | 12         | M12      |                  | Reference Divider M Bit 12 |                       |
| 17         | 13         | M13      |                  | Reference Divider M Bit 13 |                       |
| 18         | 14         | N0       |                  | VCXO Divider N Bit 0       |                       |
| 19         | 15         | N1       |                  | VCXO Divider N Bit 1       |                       |
| 20         | 16         | N2       |                  | VCXO Divider N Bit 2       |                       |
| 21         | 17         | N3       |                  | VCXO Divider N Bit 3       | -                     |
| 22         | 18         | N4       |                  | VCXO Divider N Bit 4       |                       |
| 23         | 19         | N5       |                  | VCXO Divider N Bit 5       | -                     |
| 24         | 20         | N6       | VCXO/AUX/SEC     | VCXO Divider N Bit 6       | FERROM                |
| 25         | 21         | N7       | Divider N        | VCXO Divider N Bit 7       | EEPROM                |
| 26         | 22         | N8       |                  | VCXO Divider N Bit 8       | -                     |
| 27         | 23         | N9       |                  | VCXO Divider N Bit 9       | -                     |
| 28         | 24         | N10      |                  | VCXO Divider N Bit 10      |                       |
| 29         | 25         | N11      |                  | VCXO Divider N Bit 11      |                       |
| 30         | 26         | N12      |                  | VCXO Divider N Bit 12      | 1                     |
| 31         | 27         | N13      |                  | VCXO Divider N Bit 13      |                       |

### SCAS的ACHUE 20080月54月5世世纪2009

NSTRUMENTS www.ti.com

EXAS

#### **Register 11: SPI Mode**

| SPI<br>BIT | RAM<br>BIT | BIT NAME                   | RELATED<br>BLOCK                         | DESCRIPTION/FUNCTION                                                                                                                                              | POWER UP<br>CONDITION |  |  |
|------------|------------|----------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--|--|
| 0          |            | A0                         |                                          | Address 0                                                                                                                                                         | 1                     |  |  |
| 1          |            | A1                         |                                          | Address 1                                                                                                                                                         | 1                     |  |  |
| 2          |            | A2                         |                                          | Address 2                                                                                                                                                         | 0                     |  |  |
| 3          |            | A3                         |                                          | Address 3                                                                                                                                                         | 1                     |  |  |
| 4          | 0          | PRI_DIV2                   | Input Buffers                            | If set to 1 enables Primary Reference Divide by 2                                                                                                                 | EEPROM                |  |  |
| 5          | 1          | SEC_DIV2                   | Input Buffers                            | If set to 1 enables Secondary Reference Divide by 2                                                                                                               | EEPROM                |  |  |
| 6          | 2          | FB_DIS                     | FB Path Integer<br>Counter 32            | When set to 0, FB divider is active<br>When set to 1, FB divider is disabled                                                                                      | EEPROM                |  |  |
| 7          | 3          | FB_CML_SEL                 | FB Path Integer<br>Counter 32            | When set to 0, FB clock is CMOS type $^{(1)}$<br>When set to 1, FB clock is CML type and uses CML2CMOS converter in PLL                                           | EEPROM                |  |  |
| 8          | 4          | FB_INCLK_INV               | FB-Divider/<br>Deterministic<br>Blocks   | When set to 0, Input clock for FB not inverted (normal mode, low speed)<br>When set to 1, Input clock for FB inverted (higher speed mode)                         | EEPROM                |  |  |
| 9          | 5          | FB_COUNT32_0               |                                          | Feedback Counter Bit0                                                                                                                                             |                       |  |  |
| 10         | 6          | FB_COUNT32_1               | -                                        | Feedback Counter Bit1                                                                                                                                             |                       |  |  |
| 11         | 7          | FB_COUNT32_2               | -                                        | Feedback Counter Bit2                                                                                                                                             |                       |  |  |
| 12         | 8          | FB_COUNT32_3               | FB Path Integer                          | Feedback Counter Bit3                                                                                                                                             | EEPROM                |  |  |
| 13         | 9          | FB_COUNT32_4               |                                          | Feedback Counter Bit4                                                                                                                                             |                       |  |  |
| 14         | 10         | FB_COUNT32_5               | -                                        | Feedback Counter Bit5                                                                                                                                             |                       |  |  |
| 15         | 11         | FB_COUNT32_6               | -                                        | Feedback Counter Bit6                                                                                                                                             |                       |  |  |
| 16         | 12         | FB_PHASE0                  |                                          | Feedback Phase Adjust Bit0                                                                                                                                        |                       |  |  |
| 17         | 13         | FB_PHASE1                  | -                                        | Feedback Phase Adjust Bit1                                                                                                                                        |                       |  |  |
| 18         | 14         | FB_PHASE2                  |                                          | Feedback Phase Adjust Bit2                                                                                                                                        |                       |  |  |
| 19         | 15         | FB_PHASE3                  | FB Path Integer<br>Counter 32            | Feedback Phase Adjust Bit3                                                                                                                                        | EEPROM                |  |  |
| 20         | 16         | FB_PHASE4                  |                                          | Feedback Phase Adjust Bit4                                                                                                                                        |                       |  |  |
| 21         | 17         | FB_PHASE5                  |                                          | Feedback Phase Adjust Bit5                                                                                                                                        |                       |  |  |
| 22         | 18         | FB_PHASE6                  |                                          | Feedback Phase Adjust Bit6                                                                                                                                        |                       |  |  |
| 23         | 19         | PD_PLL                     | PLL                                      | If set to 0, PLL is in normal mode<br>If set to 1, PLL is powered down                                                                                            | EEPROM                |  |  |
| 24         | 20         | FB_MUX_SEL<br>See Table 6  | Clock Tree and<br>Deterministic<br>Block | When set to 0, the VCXO Clock is selected for the Clock Tree and FB-Div and Det<br>When set to 1, the AUX Clock is selected for the Clock Tree and FB-Div and Det | EEPROM                |  |  |
| 25         | 21         | OUT_MUX_SEL<br>See Table 6 | Clock Tree                               | If Set to 0 it selects the VCXO Clock and if Set to 1 it selects the AUX Clock                                                                                    | EEPROM                |  |  |
| 26         | 22         | FB_SEL                     | Diagnostics                              | Feed Back Path Selects FB/VCXO-Path when set to 0 (TI Test-GTME)<br>The Secondary Reference clock input is selected when set to 1 (TI Test-GTME)                  | EEPROM                |  |  |
| 27         | 23         | NRESHAPE1                  | Poforonoo                                | Reshapes the Reference Clock Signal 0, Disable Reshape 1                                                                                                          | EEPROM                |  |  |
| 28         | 24         | SEL_DEL1                   | Selection Control                        | If set to 0 it enables short delay for fast operation<br>If Set to 1 Long Delay recommended for Input References below 150Mhz                                     | EEPROM                |  |  |
| 29         | 25         | RESET_HOLD                 | Reset Circuitry                          | If set to 1 the RESET or HOLD pin acts as HOLD, set to 0 it acts as RESET                                                                                         | EEPROM                |  |  |
| 30         | 26         | EPLOCK                     | Status                                   | Read only. If EPLOCK reads a 0, the EEPROM is unlocked. If EPLOCK reads a 1, then the EEPROM is locked.                                                           | EEPROM                |  |  |
| 31         | 27         | EPSTATUS                   | Status                                   | EEPROM Status                                                                                                                                                     | EEPROM                |  |  |

(1) When Feedback Divider clock is set to CMOS type, only feedback divider values greater than 5 are available.

#### Table 6. Output Buffers Source Feed, PLL Source Feed, and AUX IN/OUTPUT 9 Selection

| FB_MUX_SEL | OUT_MUX_SEL | PLL FEED AND OUTPUTS FEED                       | AUX INPUT OR OUTPUT 9 |
|------------|-------------|-------------------------------------------------|-----------------------|
| 0          | 0           | VCXO::PLL, VCXO::Y0Y9 and Deterministic Block   | OUTPUT 9 is enabled   |
| 1          | 0           | AUXIN::PLL, VCXO::Y0Y8 and Deterministic Block  | AUX IN is enabled     |
| 0          | 1           | VCXO::PLL, AUXIN::Y0Y8 and Deterministic Block  | AUX IN is enabled     |
| 1          | 1           | AUXIN::PLL, AUXIN::Y0Y8 and Deterministic Block | AUX IN is enabled     |



SCAS858A-JUNE 2008-REVISED JULY 2009

**≌摘℃DCE72010"供应商** 

| spi<br>Bit | RAM<br>BIT | BIT NAME         | RELATED<br>BLOCK      | DESCRIPTION/FUNCTION                                                                                                                                                                                                                                       | POR<br>DEFAULT |     |
|------------|------------|------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|
| 0          |            | A0               |                       | Address 0                                                                                                                                                                                                                                                  |                | 0   |
| 1          |            | A1               |                       | Address 1                                                                                                                                                                                                                                                  |                | 0   |
| 2          |            | A2               |                       | Address 2                                                                                                                                                                                                                                                  |                | 1   |
| 3          |            | A3               |                       | Address 3                                                                                                                                                                                                                                                  |                | 1   |
| 4          | 0          | RESERVED         |                       |                                                                                                                                                                                                                                                            |                | RAM |
| 5          | 1          | RESERVED         |                       |                                                                                                                                                                                                                                                            |                | RAM |
| 6          | 2          | RESERVED         |                       |                                                                                                                                                                                                                                                            |                | RAM |
| 7          | 3          | RESERVED         |                       |                                                                                                                                                                                                                                                            |                | RAM |
| 8          | 4          | INDET_AUX        | Status<br>(Read Only) | It indicates that a clock is present at AUX-input (Y9) , when set to 1                                                                                                                                                                                     |                | RAM |
| 9          | 5          | INDET_VCXO       | Status<br>(Read Only) | It indicates that a clock is present at VCXO-input , when set to 1                                                                                                                                                                                         |                | RAM |
| 10         | 6          | PLL_LOCK         | Status<br>(Read Only) | It indicates that the PLL is locked when set to 1                                                                                                                                                                                                          |                | RAM |
| 11         | 7          | PD               | Power Down            | Power-down mode on when set to 0, Off when set to 1                                                                                                                                                                                                        | 1              | RAM |
| 12         | 8          | RESET or<br>HOLD | Reset                 | If set to 0 this bit forces "RESET or HOLD" depending on the setting of RESET_HOLD bit in Register 11. If set to 0 RESET or HOLD are asserted. Set for 1 for normal operation.                                                                             | 1              | RAM |
| 13         | 9          | GTME             | Diagnostics           | General Test Mode Enable, Test Mode is only enabled, if this bit is set to 1<br>This bit controls many test modes on the device.                                                                                                                           | 0              | RAM |
| 14         | 10         | REVISION0        | Status                | Read only: Revision Control Bit 0                                                                                                                                                                                                                          |                | RAM |
| 15         | 11         | REVISION1        | Status                | Read only: Revision Control Bit 1                                                                                                                                                                                                                          |                | RAM |
| 16         | 12         | REVISION2        | Status                | Read only: Revision Control Bit 2                                                                                                                                                                                                                          |                | RAM |
| 17         | 13         | PD_10            | Diagnostics           | When set to 0, all blocks are on. (TI Test-GTME)<br>When set to 1, the VCXO Input, AUX Input and all output buffers and divider<br>blocks are disabled. This test is done to measure the effect of the I/O circuitry<br>on the Charge Pump. (TI Test-GTME) | 0              | RAM |
| 18         | 14         | SXOIREF          | Diagnostics           | If set to 0 that Status pin is used as CMOS output to enable TI test modes.<br>Set to 1 when IREFRES is set to 1 and 12-K $\Omega$ resistor is connected. (TI<br>Test-GTME)                                                                                | 0              | RAM |
| 19         | 15         | SHOLD            | Diagnostics           | Routes the HOLD signal to the PLL_LOCK pin when set to 1 (TI Test-GTME)                                                                                                                                                                                    | 0              | RAM |
| 20         | 16         | RESERVED         |                       |                                                                                                                                                                                                                                                            | 0              | RAM |
| 21         | 17         | STATUS0          |                       | These second and the second                                                                                                                                                                                                                                |                |     |
| 22         | 18         | STATUS1          | Diagnastics           | Route internal signals to external STATUS pin.                                                                                                                                                                                                             | 4              | DAM |
| 23         | 19         | STATUS2          | Diagnostics           | STATUS3, STATUS2, STATUS1, STATUS0 (S3, S2, S1, S0) will select that                                                                                                                                                                                       | I              | KAW |
| 24         | 20         | STATUS3          |                       |                                                                                                                                                                                                                                                            |                |     |
| 25         | 21         | TITSTCFG0        | Diagnostics           | TI test registers. For TI use only                                                                                                                                                                                                                         | 0              | RAM |
| 26         | 22         | TITSTCFG1        | Diagnostics           | TI test registers. For TI use only                                                                                                                                                                                                                         | 0              | RAM |
| 27         | 23         | TITSTCFG2        | Diagnostics           | TI test registers. For TI use only                                                                                                                                                                                                                         | 0              | RAM |
| 28         | 24         | TITSTCFG3        | Diagnostics           | TI test registers. For TI use only                                                                                                                                                                                                                         | 0              | RAM |
| 29         | 25         | PRIACTIVITY      | Status                | It indicates activity on the Primary when set to - (read only hit)                                                                                                                                                                                         |                | RAM |

#### Register 12: SPI Mode (RAM only Register)

#### NOTE:

It indicates activity on the Secondary when set to - (read only bit)

If TI test bits (Register 12< RAM bits 17,18,19, 20> are set to 1000, Reference Select from the Smart Mux will show on the STATUS pin (High = Primary REF is selected and Low = Secondary REF is selected).

When TI test bits are set to 0000 the Reference Clock Frequency Detector shows up on the STATUS pin. In this mode the STATUS pin goes high if a clock is detected and low if a clock is not detected. In this configuration Register 3 Bit 0 should be set to 0.

SECACTIVITY

RESERVED

Status

30

31

26

27

RAM

RAM



### SC全部的心地吃到2009的那里地带2009

#### **OUTPUT DIVIDERS SETTINGS**

The CDCE72010 has a complex multi stage output divider. The table below describes the setting of Bits 13:19 of Register 1 to 8 and the setting for the feedback divider bits 5:11 of register 11. The table below describes divider settings and the phase relation of the outputs with respect to divide by one clock. To calculate the phase relation between 2 different dividers see Output Divider and Phase Adjust Section in this document.

| FO      | FOR REGISTER 1 TO 8 RAM BITS {19[BIT6] TO<br>13[BIT0]} |         |         |         |          |         | DIVIDE BY | PHASE LAG FF | ROM DIVIDE BY 1 |
|---------|--------------------------------------------------------|---------|---------|---------|----------|---------|-----------|--------------|-----------------|
| FOR     | REGIST                                                 | ER 11 R | AM BITS | {11[BIT | 6] TO 5[ | BIT0]}  | TOTAL     |              | 1               |
| [Bit 6] | [Bit 5]                                                | [Bit 4] | [Bit 3] | [Bit 2] | [Bit 1]  | [Bit 0] |           | Cycle        | Degree          |
| 0       | 1                                                      | 0       | 0       | 0       | 0        | 0       | 1         | 0            | 0               |
| 1       | 0                                                      | 0       | 0       | 0       | 0        | 0       | 2         | 0.5          | 180             |
| 1       | 0                                                      | 0       | 0       | 0       | 0        | 1       | 3         | 0            | 0               |
| 1       | 0                                                      | 0       | 0       | 0       | 1        | 0       | 4         | 0.5          | 180             |
| 1       | 0                                                      | 0       | 0       | 0       | 1        | 1       | 5         | 0            | 0               |
| 0       | 0                                                      | 0       | 0       | 0       | 0        | 0       | 4'        | 14.5         | 5220            |
| 0       | 0                                                      | 0       | 0       | 0       | 0        | 1       | 6         | 21           | 7560            |
| 0       | 0                                                      | 0       | 0       | 0       | 1        | 0       | 8         | 28.5         | 10260           |
| 0       | 0                                                      | 0       | 0       | 0       | 1        | 1       | 10        | 35           | 12600           |
| 0       | 0                                                      | 0       | 0       | 1       | 0        | 0       | 8'        | 16.5         | 5940            |
| 0       | 0                                                      | 0       | 0       | 1       | 0        | 1       | 12        | 24           | 8640            |
| 0       | 0                                                      | 0       | 0       | 1       | 1        | 0       | 16        | 32.5         | 11700           |
| 0       | 0                                                      | 0       | 0       | 1       | 1        | 1       | 20        | 40           | 14400           |
| 0       | 0                                                      | 0       | 1       | 0       | 0        | 0       | 12'       | 18.5         | 6660            |
| 0       | 0                                                      | 0       | 1       | 0       | 0        | 1       | 18        | 27           | 9720            |
| 0       | 0                                                      | 0       | 1       | 0       | 1        | 0       | 24        | 36.5         | 13140           |
| 0       | 0                                                      | 0       | 1       | 0       | 1        | 1       | 30        | 45           | 16200           |
| 0       | 0                                                      | 0       | 1       | 1       | 0        | 0       | 16'       | 20.5         | 7380            |
| 0       | 0                                                      | 0       | 1       | 1       | 0        | 1       | 24'       | 30           | 10800           |
| 0       | 0                                                      | 0       | 1       | 1       | 1        | 0       | 32        | 40.5         | 14580           |
| 0       | 0                                                      | 0       | 1       | 1       | 1        | 1       | 40        | 50           | 18000           |
| 0       | 0                                                      | 1       | 0       | 0       | 0        | 0       | 20'       | 22.5         | 8100            |
| 0       | 0                                                      | 1       | 0       | 0       | 0        | 1       | 30'       | 33           | 11880           |
| 0       | 0                                                      | 1       | 0       | 0       | 1        | 0       | 40'       | 44.5         | 16020           |
| 0       | 0                                                      | 1       | 0       | 0       | 1        | 1       | 50        | 55           | 19800           |
| 0       | 0                                                      | 1       | 0       | 1       | 0        | 0       | 24'       | 24.5         | 8820            |
| 0       | 0                                                      | 1       | 0       | 1       | 0        | 1       | 36        | 36           | 12960           |
| 0       | 0                                                      | 1       | 0       | 1       | 1        | 0       | 48        | 48.5         | 17460           |
| 0       | 0                                                      | 1       | 0       | 1       | 1        | 1       | 60        | 60           | 21600           |
| 0       | 0                                                      | 1       | 1       | 0       | 0        | 0       | 28        | 26.5         | 9540            |
| 0       | 0                                                      | 1       | 1       | 0       | 0        | 1       | 42        | 39           | 14040           |
| 0       | 0                                                      | 1       | 1       | 0       | 1        | 0       | 56        | 52.5         | 18900           |
| 0       | 0                                                      | 1       | 1       | 0       | 1        | 1       | 70        | 65           | 23400           |
| 0       | 0                                                      | 1       | 1       | 1       | 0        | 0       | 32'       | 28.5         | 10260           |
| 0       | 0                                                      | 1       | 1       | 1       | 0        | 1       | 48'       | 42           | 15120           |
| 0       | 0                                                      | 1       | 1       | 1       | 1        | 0       | 64        | 56.5         | 20340           |
| 0       | 0                                                      | 1       | 1       | 1       | 1        | 1       | 80        | 70           | 25200           |

Table 7. Output Dividers and Feedback Divide Settings and Phase Output



#### <u>₩豐铈℃DCE72010"供应商</u>

#### **CONFIGURATION DEFAULT MODE**

The CDCE72010 has two modes of operation, SPI Interface and Configuration Default Mode. The Configuration Default mode is selected when MODE\_SELECT Pin is driven low and it is used where SPI interface is not available. In the CD Mode configuration, the SPI interface Pins become static control pins CD1, CD2, CD3 and AUX\_SEL as shown in the Pin description. The CD Mode signals are sampled only at power up or after Power Down are asserted.

In CD Mode BYPASS, CD1 and CD2 are used to switch between EEPROM saved configurations. -CD1 allows swapping Divider and Phase Adjust value between output couples.

- CD2 allows changing the output type for each output.
- AUX\_SEL Controls the Output Mux between VCXO and AUX Input.
- CD3 must be grounded in CD Mode.

Without any interface a single device with a single program can have multiple configurations that can be implemented on more than one socket.



Figure 13. Writing to EEPROM via SPI Bus in Manufacutring, 3rd Party Vendor or at TI Test



Figure 14. Using CD1, CD2 to Control What is Copied From EEPROM Into RAM Registers at Power Up

## 

INSTRUMENTS www.ti.com

**EXAS** 

#### **Register 0: CD Mode**

| SPI<br>BIT | RAM<br>BIT | BIT NAME     | RELATED<br>BLOCK               | DESCRIPTION/FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | POWER UP<br>CONDITION |
|------------|------------|--------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 0          |            | A0           |                                | Address 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                     |
| 1          |            | A1           |                                | Address 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                     |
| 2          |            | A2           |                                | Address 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                     |
| 3          |            | A3           |                                | Address 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                     |
| 4          | 0          | INBUFSELX    | Reference Input                | Primary and Secondary Buffer Type Select (LVPECL,LVDS or LVCMOS)                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | EEDDOM                |
| 5          | 1          | INBUFSELY    | Buffers                        | XY(10) LVPECL, (11) LVDS, (00) LVCMOS- Input is Positive Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | LEFRON                |
| 6          | 2          | PRISEL       |                                | When REFSELCNTRL is set to 1 the following settings apply:                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                       |
| 7          | 3          | SECSEL       | Reference Input<br>Buffer      | If RAM Bit (2,3): 00 – No INPUT Buffer is selected/active<br>If RAM Bit (2,3): 10 – PRI_BUF is selected, SEC_BUF is powered down<br>If RAM Bit (2,3): 01 – SEC_BUF is selected, PRI_BUF is powered down <sup>(1)</sup><br>If RAM Bit (2,3): 11 – Auto Select (PRI then SEC).                                                                                                                                                                                                                                                          | EEPROM                |
| 8          | 4          | VCXOSEL      | Divider START<br>DETERM-Block  | When set to 0, PRI- or SEC-Clocks are selected, depending on Bits 2 and 3 (default)<br>When set to 1, VCXO/AUX-clock selected, overwrites Bits 2 and 3                                                                                                                                                                                                                                                                                                                                                                                | EEPROM                |
| 9          | 5          | REFSELCNTRL  | Reference<br>Selection Control | Reference Select Control to select if the control of the reference is from the internal bit in Register 0 RAM bits 2 and 3 or from the external select pin.<br>- When set to 0: The external pin REF_SEL takes over the selection between PRI and SEC. Autoselect is not available.<br>- When set to 1: The external pin REF_SEL is ignored. The Table in (Register 0 <2 and 3> ) describes, which reference input clock is selected and available at (none, PRI, SEC or Autoselect). In autoselect mode, refer to the timing diagram | EEPROM                |
| 10         | 6          | DELAY_PFD0   | PFD                            | PFD Pulse Width PFD Bit 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | EEPROM                |
| 11         | 7          | DELAY_PFD1   | PFD                            | PFD Pulse Width PFD Bit 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | EEPROM                |
| 12         | 8          | CP_MODE      |                                | Selects 3V option [0] or 5V option [1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | EEPROM                |
| 13         | 9          | CP_DIR       | Charge Pump                    | Determines in which direction CP current will regulate (Reference Clock leads to Feedback Clock; Positive CP output current [0]; Negative CP output current [1]                                                                                                                                                                                                                                                                                                                                                                       | EEPROM                |
| 14         | 10         | CP_SRC       |                                | Switches the current source in the Charge Pump on when set to 1 (TI Test-GTME)                                                                                                                                                                                                                                                                                                                                                                                                                                                        | EEPROM                |
| 15         | 11         | CP_SNK       | Diagnostics                    | Switches the current sink in the Charge Pump on when set to 1 (TI Test-GTME)                                                                                                                                                                                                                                                                                                                                                                                                                                                          | EEPROM                |
| 16         | 12         | CP_OPA       |                                | Switches the Charge Pump op-amp off when set to 1 (TI Test-GTME)                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | EEPROM                |
| 17         | 13         | CP_PRE       |                                | Preset Charge Pump output voltage to $V_{CC_CP}/2$ , on [1], off [0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | EEPROM                |
| 18         | 14         | ICP0         |                                | CP Current Setting Bit 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | EEPROM                |
| 19         | 15         | ICP1         | Charge Pump                    | CP Current Setting Bit 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | EEPROM                |
| 20         | 16         | ICP2         |                                | CP Current Setting Bit 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | EEPROM                |
| 21         | 17         | ICP3         |                                | CP Current Setting Bit 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | EEPROM                |
| 22         | 18         | RESERVED     |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | EEPROM                |
| 23         | 19         | RESERVED     |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | EEPROM                |
| 24         | 20         | IREFRES      | Diagnostics                    | Enables the 12k pull-down resistor at I_REF_CP Pin when set to 1 (TI Test-GTME)                                                                                                                                                                                                                                                                                                                                                                                                                                                       | EEPROM                |
| 25         | 21         | PECL0HISWING | Output 0                       | High output voltage swing in LVPECL Mode if set to 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | EEPROM                |
| 26         | 22         | RESERVED     |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | EEPROM                |
| 27         | 23         | RESERVED     |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | EEPROM                |
| 28         | 24         | OUTBUF0CD2LX | CD2 Low                        | Output Buffer 0 Signaling Selection when CD2 In low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | EEDDOM                |
| 29         | 25         | OUTBUF0CD2LY | CD2 LOW                        | (X,Y) = 01: LVPECL, 11: LVDS, 00: LVCMOS, 10: Output Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                       |
| 30         | 26         | OUTBUF0CD2HX | CD2 Lliab                      | Output Buffer 0 Signaling Selection when CD2 in high                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | EEDDOM                |
| 31         | 27         | OUTBUF0CD2HY |                                | (X,Y) = 01: LVPECL, 11: LVDS, 00: LVCMOS, 10: output disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                       |

(1) This setting is only avaiable if the Register 11 Bit 2 is set to 0 (Feedback Divider clock is set to CMOS type).


SCAS858A-JUNE 2008-REVISED JULY 2009

# 

#### Register 1: CD Mode

| SPI<br>BIT | RAM<br>BIT | BIT NAME     | RELATED<br>BLOCK | DESCRIPTION/FUNCTION                                                                                                                                                                                                  | POWER UP<br>CONDITION |
|------------|------------|--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 0          |            | A0           |                  | Address 0                                                                                                                                                                                                             | 1                     |
| 1          |            | A1           |                  | Address 1                                                                                                                                                                                                             | 0                     |
| 2          |            | A2           |                  | Address 2                                                                                                                                                                                                             | 0                     |
| 3          |            | A3           |                  | Address 3                                                                                                                                                                                                             | 0                     |
| 4          | 0          | ACDCSEL      | Input Buffers    | If Set to 0 AC Termination, If set to 1 DC termination                                                                                                                                                                | EEPROM                |
| 5          | 1          | HYSTEN       | Input Buffers    | If Set to 1 Input Buffers Hysteresis enabled                                                                                                                                                                          | EEPROM                |
| 6          | 2          | TERMSEL      | Input Buffers    | If Set to 0 Input Buffer Internal Termination enabled                                                                                                                                                                 | EEPROM                |
| 7          | 3          | PRIINVBB     | Input Buffers    | If Set to 1 Primary Input Negative Pin biased with internal VBB voltage.                                                                                                                                              | EEPROM                |
| 8          | 4          | SECINVBB     | Input Buffers    | If Set to 1 Secondary Input Negative Pin biased with internal VBB voltage                                                                                                                                             | EEPROM                |
| 9          | 5          | FAILSAFE     | Input Buffers    | If Set to 1 Fail Safe is enabled for all input buffers.                                                                                                                                                               | EEPROM                |
| 10         | 6          | PH1ADJC0     |                  |                                                                                                                                                                                                                       |                       |
| 11         | 7          | PH1ADJC1     |                  |                                                                                                                                                                                                                       |                       |
| 12         | 8          | PH1ADJC2     |                  |                                                                                                                                                                                                                       |                       |
| 13         | 9          | PH1ADJC3     | Output 0 and 1   | Coarse phase adjust select for output divider 1                                                                                                                                                                       | EEPROM                |
| 14         | 10         | PH1ADJC4     |                  |                                                                                                                                                                                                                       |                       |
| 15         | 11         | PH1ADJC5     |                  |                                                                                                                                                                                                                       |                       |
| 16         | 12         | PH1ADJC6     |                  |                                                                                                                                                                                                                       |                       |
| 17         | 13         | OUT1DIVRSEL0 |                  |                                                                                                                                                                                                                       |                       |
| 18         | 14         | OUT1DIVRSEL1 |                  |                                                                                                                                                                                                                       |                       |
| 19         | 15         | OUT1DIVRSEL2 | -                |                                                                                                                                                                                                                       |                       |
| 20         | 16         | OUT1DIVRSEL3 | Output 0 and 1   | OUTPUT DIVIDER 1 Ratio Select                                                                                                                                                                                         | EEPROM                |
| 21         | 17         | OUT1DIVRSEL4 | -                |                                                                                                                                                                                                                       |                       |
| 22         | 18         | OUT1DIVRSEL5 |                  |                                                                                                                                                                                                                       |                       |
| 23         | 19         | OUT1DIVRSEL6 |                  |                                                                                                                                                                                                                       |                       |
| 24         | 20         | EN01DIV      | Output 0 and 1   | When set to 0, the divider is disabled<br>When set to 1, the divider is enabled                                                                                                                                       | EEPROM                |
| 25         | 21         | PECL1HISWING | Output 1         | High output voltage swing in LVPECL Mode if set to 1                                                                                                                                                                  | EEPROM                |
| 26         | 22         | DIVPHA1CD1H  | CD1 High         | CD1 PIN is high and DIVPHA1CD1H is set to low<br>Loads Output Divider 1 and Phase Adjust 1 into OUTPUT 1<br>CD1 PIN is high and DIVPHA1CD1H is set to high<br>Loads Output Divider 2 and Phase Adjust 2 into OUTPUT 1 | EEPROM                |
| 27         | 23         | DIVPHA1CD1L  | CD1 Low          | CD1 PIN is low and DIVPHA1CD1L is set to low<br>Loads Output Divider 1 and Phase Adjust 1 into OUTPUT 1<br>CD1 PIN is low and DIVPHA1CD1L is set to high<br>Loads Output Divider 2 and Phase Adjust 2 into OUTPUT 1   | EEPROM                |
| 28         | 24         | OUTBUF1CD2LX | CD2 Low          | Output Buffer 1 Signaling Selection when CD2 in low                                                                                                                                                                   | EEPROM                |
| 29         | 25         | OUTBUF1CD2LY | CD2 LOW          | $(X, \dot{Y}) = 01$ : LVPECL, 11: LVDS, 00: LVCMOS, 10: Output Disable                                                                                                                                                |                       |
| 30         | 26         | OUTBUF1CD2HX | CD2 Lliab        | Output Buffer 1 Signaling Selection when CD2 in high                                                                                                                                                                  | EEPROM                |
| 31         | 27         | OUTBUF1CD2HY |                  | CD2 High $(X,Y) = 01$ : LVPECL, 11: LVDS, 00: LVCMOS, 10: Output Disable                                                                                                                                              |                       |

Texas INSTRUMENTS

www.ti.com

# 

#### **Register 2: CD Mode**

| SPI<br>BIT | RAM<br>BIT | BIT NAME     | RELATED<br>BLOCK | DESCRIPTION/FUNCTION                                                                                                                                                                                                  | POWER UP<br>CONDITION |
|------------|------------|--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 0          |            | A0           |                  | Address 0                                                                                                                                                                                                             | 0                     |
| 1          |            | A1           |                  | Address 1                                                                                                                                                                                                             | 1                     |
| 2          |            | A2           |                  | Address 2                                                                                                                                                                                                             | 0                     |
| 3          |            | A3           |                  | Address 3                                                                                                                                                                                                             | 0                     |
| 4          | 0          | DLYM0        |                  | Reference Phase Delay M Bit0                                                                                                                                                                                          |                       |
| 5          | 1          | DLYM1        | DELAY M          | Reference Phase Delay M Bit1                                                                                                                                                                                          | EEPROM                |
| 6          | 2          | DLYM2        | -                | Reference Phase Delay M Bit2                                                                                                                                                                                          | 1                     |
| 7          | 3          | DLYN0        |                  | Feedback Phase Delay N Bit0                                                                                                                                                                                           |                       |
| 8          | 4          | DLYN1        | DELAY N          | Feedback Phase Delay N Bit1                                                                                                                                                                                           | EEPROM                |
| 9          | 5          | DLYN2        |                  | Feedback Phase Delay N Bit2                                                                                                                                                                                           |                       |
| 10         | 6          | PH2ADJC0     |                  |                                                                                                                                                                                                                       |                       |
| 11         | 7          | PH2ADJC1     | -                |                                                                                                                                                                                                                       |                       |
| 12         | 8          | PH2ADJC2     | -                |                                                                                                                                                                                                                       | EEPROM                |
| 13         | 9          | PH2ADJC3     | Output 2         | Coarse phase adjust select for output divider 2                                                                                                                                                                       |                       |
| 14         | 10         | PH2ADJC4     |                  |                                                                                                                                                                                                                       |                       |
| 15         | 11         | PH2ADJC5     | -                |                                                                                                                                                                                                                       |                       |
| 16         | 12         | PH2ADJC6     | -                |                                                                                                                                                                                                                       |                       |
| 17         | 13         | OUT2DIVRSEL0 |                  | OUTPUT DIVIDER 2 Ratio Select<br>(See Table 7)                                                                                                                                                                        | EEPROM                |
| 18         | 14         | OUT2DIVRSEL1 |                  |                                                                                                                                                                                                                       |                       |
| 19         | 15         | OUT2DIVRSEL2 |                  |                                                                                                                                                                                                                       |                       |
| 20         | 16         | OUT2DIVRSEL3 | Output 2         |                                                                                                                                                                                                                       |                       |
| 21         | 17         | OUT2DIVRSEL4 |                  |                                                                                                                                                                                                                       |                       |
| 22         | 18         | OUT2DIVRSEL5 |                  |                                                                                                                                                                                                                       |                       |
| 23         | 19         | OUT2DIVRSEL6 |                  |                                                                                                                                                                                                                       |                       |
| 24         | 20         | EN2DIV       | Output 2         | When set to 0, the divider is disabled<br>When set to 1, the divider is enabled                                                                                                                                       | EEPROM                |
| 25         | 21         | PECL2HISWING | Output 2         | High output voltage swing in LVPECL Mode if set to 1                                                                                                                                                                  | EEPROM                |
| 26         | 22         | DIVPHA2CD1H  | CD1 High         | CD1 PIN is high and DIVPHA2CD1H is set to low<br>Loads Output Divider 2 and Phase Adjust 2 into OUTPUT 2<br>CD1 PIN is high and DIVPHA2CD1H is set to high<br>Loads Output Divider 1 and Phase Adjust 1 into OUTPUT 2 | EEPROM                |
| 27         | 23         | DIVPHA2CD1L  | CD1 Low          | CD1 PIN is low and DIVPHA2CD1L is set to low<br>Loads Output Divider 2 and Phase Adjust 2 into OUTPUT 2<br>CD1 PIN is low and DIVPHA2CD1L is set to high<br>Loads Output Divider 1 and Phase Adjust 1 into OUTPUT 2   | EEPROM                |
| 28         | 24         | OUTBUF2CD2LX | CD2 Low          | Output Buffer 2 Signaling Selection when CD2 in low                                                                                                                                                                   |                       |
| 29         | 25         | OUTBUF2CD2LY |                  | (X,Y) = 01: LVPECL, 11: LVDS, 00: LVCMOS, 10: Output Disable                                                                                                                                                          | EEPKUM                |
| 30         | 26         | OUTBUF2CD2HX |                  | Output Buffer 2 Signaling Selection when CD2 in high                                                                                                                                                                  | EEDDOM                |
| 31         | 27         | OUTBUF2CD2HY | OD2 High         | (X,Y) = 01: LVPECL, 11: LVDS, 00: LVCMOS, 10: Output Disable                                                                                                                                                          |                       |



SCAS858A-JUNE 2008-REVISED JULY 2009

# 

## Register 3: CD Mode

| SPI<br>BIT | RAM<br>BIT | BIT NAME      | RELATED<br>BLOCK          | DESCRIPTION/FUNCTION                                                                                                                                                                                                  | POWER UP<br>CONDITION |
|------------|------------|---------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 0          |            | A0            |                           | Address 0                                                                                                                                                                                                             | 1                     |
| 1          |            | A1            |                           | Address 1                                                                                                                                                                                                             | 1                     |
| 2          |            | A2            |                           | Address 2                                                                                                                                                                                                             | 0                     |
| 3          |            | A3            |                           | Address 3                                                                                                                                                                                                             | 0                     |
| 4          | 0          | DIS_FDET_REF  | PLL Freq. Detect          | When set to 0, the REF-clock frequency detector is ON<br>When set to 1, it is switched OFF                                                                                                                            | EEPROM                |
| 5          | 1          | DIS_FDET_FB   | Diagnostics               | When set to 1, the feedback path frequency detector is switched OFF (TI Test-GTME)                                                                                                                                    | EEPROM                |
| 6          | 2          | BIAS_DIV01<0> |                           | When BIAS_DIV01<1:0> =                                                                                                                                                                                                | EEPROM                |
| 7          | 3          | BIAS_DIV01<1> | Output Divider<br>0 and 1 | <ul><li>00, No current reduction for all output-divider</li><li>01, Current reduction for all output-divider by about 20%</li><li>10, Current reduction for all output-divider by about 30%</li></ul>                 | EEPROM                |
| 8          | 4          | BIAS_DIV23<0> |                           | When BIAS_DIV23<1:0> =                                                                                                                                                                                                | EEPROM                |
| 9          | 5          | BIAS_DIV23<1> | Output Divider<br>2 and 3 | <ul><li>00, No current reduction for all output-divider</li><li>01, Current reduction for all output-divider by about 20%</li><li>10, Current reduction for all output-divider by about 30%</li></ul>                 | EEPROM                |
| 10         | 6          | PH3ADJC0      |                           |                                                                                                                                                                                                                       |                       |
| 11         | 7          | PH3ADJC1      |                           |                                                                                                                                                                                                                       |                       |
| 12         | 8          | PH3ADJC2      | _                         |                                                                                                                                                                                                                       |                       |
| 13         | 9          | PH3ADJC3      | Output 3                  | Output 3 Coarse phase adjust select for output divider 3                                                                                                                                                              |                       |
| 14         | 10         | PH3ADJC4      |                           |                                                                                                                                                                                                                       |                       |
| 15         | 11         | PH3ADJC5      |                           |                                                                                                                                                                                                                       |                       |
| 16         | 12         | PH3ADJC6      |                           |                                                                                                                                                                                                                       |                       |
| 17         | 13         | OUT3DIVRSEL0  |                           |                                                                                                                                                                                                                       |                       |
| 18         | 14         | OUT3DIVRSEL1  | _                         |                                                                                                                                                                                                                       |                       |
| 19         | 15         | OUT3DIVRSEL2  |                           |                                                                                                                                                                                                                       |                       |
| 20         | 16         | OUT3DIVRSEL3  | Output 3                  | OUTPUT DIVIDER 3 Ratio Select<br>(See Table 7)                                                                                                                                                                        | EEPROM                |
| 21         | 17         | OUT3DIVRSEL4  |                           |                                                                                                                                                                                                                       |                       |
| 22         | 18         | OUT3DIVRSEL5  | _                         |                                                                                                                                                                                                                       |                       |
| 23         | 19         | OUT3DIVRSEL6  | _                         |                                                                                                                                                                                                                       |                       |
| 24         | 20         | EN3DIV        | Output 3                  | When set to 0, the divider is disabled<br>When set to 1, the divider is enabled                                                                                                                                       | EEPROM                |
| 25         | 21         | PECL3HISWING  | Output 3                  | High Output Voltage Swing in LVPECL Mode if set to 1                                                                                                                                                                  | EEPROM                |
| 26         | 22         | DIVPHA3CD1H   | CD1 High                  | CD1 PIN is high and DIVPHA3CD1H is set to low<br>Loads Output Divider 3 and Phase Adjust 3 into OUTPUT 3<br>CD1 PIN is high and DIVPHA3CD1H is set to high<br>Loads Output Divider 4 and Phase Adjust 4 into OUTPUT 3 | EEPROM                |
| 27         | 23         | DIVPHA3CD1L   | CD1 Low                   | CD1 PIN is Low and DIVPHA3CD1L is set to low<br>Loads Output Divider 3 and Phase Adjust 3 into OUTPUT 3<br>CD1 PIN is Low and DIVPHA3CD1L is set to high<br>Loads Output Divider 4 and Phase Adjust 4 into OUTPUT 3   | EEPROM                |
| 28         | 24         | OUTBUF3CD2LX  | CD2 Low                   | Output Buffer 3 Signaling Selection when CD2 in low                                                                                                                                                                   | EEDROM                |
| 29         | 25         | OUTBUF3CD2LY  | CD2 LOW                   | (X,Y) = 01:LVPECL, 11: LVDS, 00: LVCMOS, 10: Output Disable                                                                                                                                                           | EEPROM                |
| 30         | 26         | OUTBUF3CD2HX  | CD2 Llizh                 | Output Buffer 3 Signaling Selection when CD2 in high                                                                                                                                                                  | EEDDOM                |
| 31         | 27         | OUTBUF3CD2HY  | CD2 High                  | (X,Y) = 01: LVPECL, 11: LVDS, 00: LVCMOS, 10: Output Disable                                                                                                                                                          | EEPKOM                |

Texas Instruments

www.ti.com

# 

#### **Register 4: CD Mode**

| SPI<br>BIT | RAM<br>BIT | BIT NAME     | RELATED<br>BLOCK | DESCRIPTION/FUNCTION                                                                                                                                                                                                  | POWER UP<br>CONDITION |
|------------|------------|--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 0          |            | A0           |                  | Address 0                                                                                                                                                                                                             | 0                     |
| 1          |            | A1           |                  | Address 1                                                                                                                                                                                                             | 0                     |
| 2          |            | A2           |                  | Address 2                                                                                                                                                                                                             | 1                     |
| 3          |            | A3           |                  | Address 3                                                                                                                                                                                                             | 0                     |
| 4          | 0          | RESERVED     |                  |                                                                                                                                                                                                                       | EEPROM                |
| 5          | 1          | RESERVED     |                  |                                                                                                                                                                                                                       | EEPROM                |
| 6          | 2          | RESERVED     |                  |                                                                                                                                                                                                                       | EEPROM                |
| 7          | 3          | RESERVED     |                  |                                                                                                                                                                                                                       | EEPROM                |
| 8          | 4          | HOLDONLOR    | HOLD- Over       | If set to 1 it will 3-state the charge pump to act as a HOLD on Loss of Reference Clocks ( Primary and Secondary)                                                                                                     | EEPROM                |
| 9          | 5          | RESERVED     |                  |                                                                                                                                                                                                                       | EEPROM                |
| 10         | 6          | PH4ADJC0     |                  |                                                                                                                                                                                                                       |                       |
| 11         | 7          | PH4ADJC1     |                  |                                                                                                                                                                                                                       |                       |
| 12         | 8          | PH4ADJC2     |                  |                                                                                                                                                                                                                       |                       |
| 13         | 9          | PH4ADJC3     | Output 4         | Coarse phase adjust select for output divider 4                                                                                                                                                                       | EEPROM                |
| 14         | 10         | PH4ADJC4     |                  |                                                                                                                                                                                                                       |                       |
| 15         | 11         | PH4ADJC5     |                  |                                                                                                                                                                                                                       |                       |
| 16         | 12         | PH4ADJC6     |                  |                                                                                                                                                                                                                       |                       |
| 17         | 13         | OUT4DIVRSEL0 |                  |                                                                                                                                                                                                                       |                       |
| 18         | 14         | OUT4DIVRSEL1 | _                |                                                                                                                                                                                                                       |                       |
| 19         | 15         | OUT4DIVRSEL2 |                  |                                                                                                                                                                                                                       |                       |
| 20         | 16         | OUT4DIVRSEL3 | Output 4         | OUTPUT DIVIDER 4 Ratio Select<br>(See Table 7)                                                                                                                                                                        | EEPROM                |
| 21         | 17         | OUT4DIVRSEL4 |                  |                                                                                                                                                                                                                       |                       |
| 22         | 18         | OUT4DIVRSEL5 | _                |                                                                                                                                                                                                                       |                       |
| 23         | 19         | OUT4DIVRSEL6 |                  |                                                                                                                                                                                                                       |                       |
| 24         | 20         | EN4DIV       | Output 4         | When set to 0, the divider is disabled<br>When set to 1, the divider is enabled                                                                                                                                       | EEPROM                |
| 25         | 21         | PECL4HISWING | Output 4         | High Output Voltage Swing in LVPECL Mode if set to 1                                                                                                                                                                  | EEPROM                |
| 26         | 22         | DIVPHA4CD1H  | CD1 High         | CD1 PIN is high and DIVPHA4CD1H is set to low<br>Loads Output Divider 4 and Phase Adjust 4 into OUTPUT 4<br>CD1 PIN is high and DIVPHA4CD1H is set to high<br>Loads Output Divider 3 and Phase Adjust 3 into OUTPUT 4 | EEPROM                |
| 27         | 23         | DIVPHA4CD1L  | CD1 Low          | CD1 PIN is low and DIVPHA4CD1L is set to low<br>Loads Output Divider 4 and Phase Adjust 4 into OUTPUT 4<br>CD1 PIN is low and DIVPHA4CD1L is set to high<br>Loads Output Divider 3 and Phase Adjust 3 into OUTPUT 4   | EEPROM                |
| 28         | 24         | OUTBUF4CD2LX |                  | Output Buffer 4 Signaling Selection when CD2 in low                                                                                                                                                                   | FERROM                |
| 29         | 25         | OUTBUF4CD2LY |                  | (X,Y) = 01: LVPECL, 11: LVDS, 00: LVCMOS, 10: Output Disable                                                                                                                                                          |                       |
| 30         | 26         | OUTBUF4CD2HX | CD2 High         | Output Buffer 4 Signaling Selection when CD2 in high                                                                                                                                                                  | FERROM                |
| 31         | 27         | OUTBUF4CD2HY | ODZ HIGH         | (X,Y) = 01: LVPECL, 11: LVDS, 00: LVCMOS, 10: Output Disable                                                                                                                                                          |                       |



SCAS858A-JUNE 2008-REVISED JULY 2009

# \*查特哈DCE72010"供应商

#### Register 5: CD Mode

| SPI<br>BIT | RAM<br>BIT | BIT NAME      | RELATED<br>BLOCK          | DESCRIPTION/FUNCTION                                                                                                                                                                                                  | POWER UP<br>CONDITION |
|------------|------------|---------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 0          |            | A0            |                           | Address 0                                                                                                                                                                                                             | 1                     |
| 1          |            | A1            |                           | Address 1                                                                                                                                                                                                             | 0                     |
| 2          |            | A2            |                           | Address 2                                                                                                                                                                                                             | 1                     |
| 3          |            | A3            |                           | Address 3                                                                                                                                                                                                             | 0                     |
| 4          | 0          | BIAS_DIV45<0> |                           | When BIAS_DIV45<1:0> =                                                                                                                                                                                                |                       |
| 5          | 1          | BIAS_DIV45<1> | Output Divider<br>4 and 5 | 00, No current reduction for all output-divider<br>01, Current reduction for all output-divider by about 20%<br>10, Current reduction for all output-divider by about 30%                                             | EEPROM                |
| 6          | 2          | BIAS_DIV67<0> |                           | When BIAS_DIV67<1:0> =                                                                                                                                                                                                |                       |
| 7          | 3          | BIAS_DIV67<1> | 6 and 7                   | 00, No current reduction for all output-divider<br>01, Current reduction for all output-divider by about 20%<br>10, Current reduction for all output-divider by about 30%                                             | EEPROM                |
| 8          | 4          | RESERVED      |                           |                                                                                                                                                                                                                       | EEPROM                |
| 9          | 5          | RESERVED      |                           |                                                                                                                                                                                                                       | EEPROM                |
| 10         | 6          | PH5ADJC0      |                           |                                                                                                                                                                                                                       |                       |
| 11         | 7          | PH5ADJC1      |                           |                                                                                                                                                                                                                       |                       |
| 12         | 8          | PH5ADJC2      |                           |                                                                                                                                                                                                                       |                       |
| 13         | 9          | PH5ADJC3      | Output 5                  | Coarse phase adjust select for output divider 5                                                                                                                                                                       | EEPROM                |
| 14         | 10         | PH5ADJC4      |                           |                                                                                                                                                                                                                       |                       |
| 15         | 11         | PH5ADJC5      |                           |                                                                                                                                                                                                                       |                       |
| 16         | 12         | PH5ADJC6      |                           |                                                                                                                                                                                                                       |                       |
| 17         | 13         | OUT5DIVRSEL0  |                           |                                                                                                                                                                                                                       |                       |
| 18         | 14         | OUT5DIVRSEL1  |                           |                                                                                                                                                                                                                       |                       |
| 19         | 15         | OUT5DIVRSEL2  |                           |                                                                                                                                                                                                                       |                       |
| 20         | 16         | OUT5DIVRSEL3  | Output 5                  | OUTPUT DIVIDER 5 Ratio Select<br>(See Table 7)                                                                                                                                                                        | EEPROM                |
| 21         | 17         | OUT5DIVRSEL4  |                           |                                                                                                                                                                                                                       |                       |
| 22         | 18         | OUT5DIVRSEL5  |                           |                                                                                                                                                                                                                       |                       |
| 23         | 19         | OUT5DIVRSEL6  |                           |                                                                                                                                                                                                                       |                       |
| 24         | 20         | EN5DIV        | Output 5                  | When set to 0, the divider is disabled<br>When set to 1, the divider is enabled                                                                                                                                       | EEPROM                |
| 25         | 21         | PECL5HISWING  | Output 5                  | High Output Voltage Swing in LVPECL Mode if set to 1                                                                                                                                                                  | EEPROM                |
| 26         | 22         | DIVPHA5CD1H   | CD1 High                  | CD1 PIN is high and DIVPHA5CD1H is set to low<br>Loads Output Divider 5 and Phase Adjust 5 into OUTPUT 5<br>CD1 PIN is high and DIVPHA5CD1H is set to high<br>Loads Output Divider 6 and Phase Adjust 6 into OUTPUT 5 | EEPROM                |
| 27         | 23         | DIVPHA5CD1L   | CD1 Low                   | CD1 PIN is low and DIVPHA5CD1L is set to low<br>Loads Output Divider 5 and Phase Adjust 5 into OUTPUT 5<br>CD1 PIN is low and DIVPHA5CD1L is set to high<br>Loads Output Divider 6 and Phase Adjust 6 into OUTPUT 5   | EEPROM                |
| 28         | 24         | OUTBUF5CD2LX  | CD2 Low                   | Output Buffer 5 Signaling Selection when CD2 in low                                                                                                                                                                   | EEDDOM                |
| 29         | 25         | OUTBUF5CD2LY  | CD2 LOW                   | (X,Y) = 01: LVPECL, 11: LVDS, 00: LVCMOS, 10: Output Disable                                                                                                                                                          | EEFRUIVI              |
| 30         | 26         | OUTBUF5CD2HX  |                           | Output Buffer 5 Signaling Selection when CD2 in high                                                                                                                                                                  | EEDDOM                |
| 31         | 27         | OUTBUF5CD2HY  |                           | (X,Y) = 01: LVPECL, 11: LVDS, 00: LVCMOS, 10: Output Disable                                                                                                                                                          | EEFROM                |

# 



www.ti.com

#### **Register 6: CD Mode**

| SPI<br>BIT | RAM<br>BIT | BIT NAME          | RELATED<br>BLOCK                        | DESCRIPTION/FUNCTION                                                                                                                                                                                                  | POWER UP<br>CONDITION |
|------------|------------|-------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 0          |            | A0                |                                         | Address 0                                                                                                                                                                                                             | 0                     |
| 1          |            | A1                |                                         | Address 1                                                                                                                                                                                                             | 1                     |
| 2          |            | A2                |                                         | Address 2                                                                                                                                                                                                             | 1                     |
| 3          |            | A3                |                                         | Address 3                                                                                                                                                                                                             | 0                     |
| 4          | 0          | FB_FD_DESEL       | LOCK-DET                                | 0 Feedback Frequency Detector is connected to the Lock Detector<br>1 Feedback Frequency Detector is disconnected from the Lock Detector                                                                               | EEPROM                |
| 5          | 1          | RESERVED          |                                         | Set to "0"                                                                                                                                                                                                            | ]                     |
| 6          | 2          | FBDETERM_DIV_SEL  |                                         | 0 FB-Deterministic Clock divided by 1<br>1 FB- Deterministic Clock divided by 2                                                                                                                                       |                       |
| 7          | 3          | FBDETERM_DIV2_DIS | FB-Divider /<br>Deterministic<br>Blocks | 0 FB-Deterministic-DIV2-Block in normal operation<br>1 FB-Deterministic-DIV2 reset (here REG6_RB<2> == "0")                                                                                                           | EEPROM                |
| 8          | 4          | FB_START_BYPASS   | 2.00.00                                 | 0 FB-Divider started with delay block (RC), normal operation<br>1 FB-Divider can be started with external REF_SEL-signal (pin)                                                                                        | ]                     |
| 9          | 5          | DET_START_BYPASS  | All Output<br>Dividers                  | 0 Output-Dividers started with delay block (RC), normal operation<br>1 Output-Dividers can be started with external NRESET-signal (pin)                                                                               | EEPROM                |
| 10         | 6          | PH6ADJC0          |                                         |                                                                                                                                                                                                                       |                       |
| 11         | 7          | PH6ADJC1          |                                         |                                                                                                                                                                                                                       |                       |
| 12         | 8          | PH6ADJC2          |                                         |                                                                                                                                                                                                                       |                       |
| 13         | 9          | PH6ADJC3          | Output 6                                | Coarse phase adjust select for output divider 6                                                                                                                                                                       | EEPROM                |
| 14         | 10         | PH6ADJC4          |                                         |                                                                                                                                                                                                                       |                       |
| 15         | 11         | PH6ADJC5          |                                         |                                                                                                                                                                                                                       |                       |
| 16         | 12         | PH6ADJC6          |                                         |                                                                                                                                                                                                                       |                       |
| 17         | 13         | OUT6DIVRSEL0      |                                         |                                                                                                                                                                                                                       |                       |
| 18         | 14         | OUT6DIVRSEL1      |                                         |                                                                                                                                                                                                                       |                       |
| 19         | 15         | OUT6DIVRSEL2      |                                         |                                                                                                                                                                                                                       |                       |
| 20         | 16         | OUT6DIVRSEL3      | Output 6                                | OUTPUT DIVIDER 6 Ratio Select<br>(See Table 7)                                                                                                                                                                        | EEPROM                |
| 21         | 17         | OUT6DIVRSEL4      |                                         |                                                                                                                                                                                                                       |                       |
| 22         | 18         | OUT6DIVRSEL5      |                                         |                                                                                                                                                                                                                       |                       |
| 23         | 19         | OUT6DIVRSEL6      |                                         |                                                                                                                                                                                                                       |                       |
| 24         | 20         | EN6DIV            | Output 6                                | When set to 0, the divider is disabled<br>When set to 1, the divider is enabled                                                                                                                                       | EEPROM                |
| 25         | 21         | PECL6HISWING      | Output 6                                | High Output Voltage Swing in LVPECL Mode if set to 1                                                                                                                                                                  | EEPROM                |
| 26         | 22         | DIVPHA6CD1H       | CD1 High                                | CD1 PIN is high and DIVPHA6CD1H is set to low<br>Loads Output Divider 6 and Phase Adjust 6 into OUTPUT 6<br>CD1 PIN is high and DIVPHA6CD1H is set to high<br>Loads Output Divider 5 and Phase Adjust 5 into OUTPUT 6 | EEPROM                |
| 27         | 23         | DIVPHA6CD1L       | CD1 Low                                 | CD1 PIN is low and DIVPHA6CD1L is set to low<br>Loads Output Divider 6 and Phase Adjust 6 into OUTPUT 6<br>CD1 PIN is low and DIVPHA6CD1L is set to high<br>Loads Output Divider 5 and Phase Adjust 5 into OUTPUT 6   | EEPROM                |
| 28         | 24         | OUTBUF6CD2LX      |                                         | Output Buffer 6 Signaling Selection when CD2 in low                                                                                                                                                                   |                       |
| 29         | 25         | OUTBUF6CD2LY      | CD2 LOW                                 | (X,Y) = 01: LVPECL, 11: LVDS, 00: LVCMOS, 10: Output Disable                                                                                                                                                          | EEPROM                |
| 30         | 26         | OUTBUF6CD2HX      |                                         | Output Buffer 6 Signaling Selection when CD2 in high                                                                                                                                                                  | FEDDOM                |
| 31         | 27         | OUTBUF6CD2HY      | CD2 High                                | (X,Y) = 01: LVPECL, 11: LVDS, 00: LVCMOS, 10: Output Disable                                                                                                                                                          | EEPROM                |



SCAS858A-JUNE 2008-REVISED JULY 2009

# 

### Register 7: CD Mode

| SPI<br>BIT | RAM<br>BIT | BIT NAME     | RELATED<br>BLOCK | DESCRIPTION/FUNCTION                                                                                                                                                                                                  | POWER UP<br>CONDITION |
|------------|------------|--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 0          |            | AO           |                  | Address 0                                                                                                                                                                                                             | 1                     |
| 1          |            | A1           |                  | Address 1                                                                                                                                                                                                             | 1                     |
| 2          |            | A2           |                  | Address 2                                                                                                                                                                                                             | 1                     |
| 3          |            | A3           |                  | Address 3                                                                                                                                                                                                             | 0                     |
| 4          | 0          | LOCKW 0      |                  | Lock-detect window bit 0 (Refer to Reg 9 RAM Bits 6 and 7)                                                                                                                                                            |                       |
| 5          | 1          | LOCKW 1      |                  | Lock-detect window bit 1 (Refer to Reg 9 RAM Bits 6 and 7)                                                                                                                                                            |                       |
| 6          | 2          | RESERVED     |                  | Set to 0                                                                                                                                                                                                              | FEDDOM                |
| 7          | 3          | LOCKC0       | LOCK-DET         | Number of coherent lock events bit 0                                                                                                                                                                                  | EEPROM                |
| 8          | 4          | LOCKC1       | _                | Number of coherent lock events bit 1                                                                                                                                                                                  |                       |
| 9          | 5          | ADLOCK       |                  | Selects Digital PLL_LOCK 0 ,Selects Analog PLL_LOCK 1                                                                                                                                                                 |                       |
| 10         | 6          | PH7ADJC0     |                  |                                                                                                                                                                                                                       |                       |
| 11         | 7          | PH7ADJC1     | _                |                                                                                                                                                                                                                       |                       |
| 12         | 8          | PH7ADJC2     |                  |                                                                                                                                                                                                                       |                       |
| 13         | 9          | PH7ADJC3     | Output 7         | Coarse phase adjust select for output divider 7                                                                                                                                                                       | EEPROM                |
| 14         | 10         | PH7ADJC4     |                  |                                                                                                                                                                                                                       |                       |
| 15         | 11         | PH7ADJC5     |                  |                                                                                                                                                                                                                       |                       |
| 16         | 12         | PH7ADJC6     |                  |                                                                                                                                                                                                                       |                       |
| 17         | 13         | OUT7DIVRSEL0 |                  | OUTPUT DIVIDER 7 Ratio Select<br>(See Table 7)                                                                                                                                                                        | EEPROM                |
| 18         | 14         | OUT7DIVRSEL1 |                  |                                                                                                                                                                                                                       |                       |
| 19         | 15         | OUT7DIVRSEL2 |                  |                                                                                                                                                                                                                       |                       |
| 20         | 16         | OUT7DIVRSEL3 | Output 7         |                                                                                                                                                                                                                       |                       |
| 21         | 17         | OUT7DIVRSEL4 |                  |                                                                                                                                                                                                                       |                       |
| 22         | 18         | OUT7DIVRSEL5 |                  |                                                                                                                                                                                                                       |                       |
| 23         | 19         | OUT7DIVRSEL6 |                  |                                                                                                                                                                                                                       |                       |
| 24         | 20         | EN7DIV       | Output 7         | When set to 0, the divider is disabled<br>When set to 1, the divider is enabled                                                                                                                                       | EEPROM                |
| 25         | 21         | PECL7HISWING | Output 7         | High Output Voltage Swing in LVPECL Mode if set to 1                                                                                                                                                                  | EEPROM                |
| 26         | 22         | DIVPHA7CD1H  | CD1 High         | CD1 PIN is high and DIVPHA7CD1H is set to low<br>Loads Output Divider 7 and Phase Adjust 7 into OUTPUT 7<br>CD1 PIN is high and DIVPHA7CD1H is set to high<br>Loads Output Divider 8 and Phase Adjust 8 into OUTPUT 7 | EEPROM                |
| 27         | 23         | DIVPHA7CD1L  | CD1 Low          | CD1 PIN is low and DIVPHA7CD1L is set to low<br>Loads Output Divider 7 and Phase Adjust 7 into OUTPUT 7<br>CD1 PIN is low and DIVPHA7CD1L is set to high<br>Loads Output Divider 8 and Phase Adjust 8 into OUTPUT 7   | EEPROM                |
| 28         | 24         | OUTBUF7CD2LX | CD2 Low          | Output Buffer 7 Signaling Selection when CD2 in low                                                                                                                                                                   | EEDROM                |
| 29         | 25         | OUTBUF7CD2LY | CD2 LOW          | (X,Ý) = 01: LVPEČL, 11: LVDS, 00: LVCMOS, 10: Output Disable                                                                                                                                                          | EEPKOW                |
| 30         | 26         | OUTBUF7CD2HX | CD2 High         | Output Buffer 7 Signaling Selection when CD2 in high                                                                                                                                                                  | EEDROM                |
| 31         | 27         | OUTBUF7CD2HY |                  | (X,Y) = 01: LVPECL, 11: LVDS, 00: LVCMOS, 10: Output Disable                                                                                                                                                          | LEFRON                |

#### **Register 8: CD Mode**

| SPI<br>BIT | RAM<br>BIT | BIT NAME     | RELATED<br>BLOCK  | DESCRIPTION/FUNCTION                                                                                                                                                                                                       | POWER UP<br>CONDITION |
|------------|------------|--------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 0          |            | A0           |                   | Address 0                                                                                                                                                                                                                  |                       |
| 1          |            | A1           |                   | Address 1                                                                                                                                                                                                                  |                       |
| 2          |            | A2           |                   | Address 2                                                                                                                                                                                                                  |                       |
| 3          |            | A3           |                   | Address 3                                                                                                                                                                                                                  | 1                     |
| 4          | 0          | VCXOBUFSELX  |                   | VCXO and AUX Input Buffer Type Select (LVPECL,LVDS or LVCMOS)                                                                                                                                                              |                       |
| 5          | 1          | VCXOBUFSELY  |                   | XY(10) LVPECL, (11) LVDS, (00) LVCMOS- Input is Positive Pin                                                                                                                                                               |                       |
| 6          | 2          | VCXOACDCSEL  | Input Buffers     | If Set to 0 AC Termination, If set to 1 DC Termination                                                                                                                                                                     | EEPROM                |
| 7          | 3          | VCXOHYSTEN   | VCXO Input Buffer | If Set to 1 Input Buffers Hysteresis enabled                                                                                                                                                                               |                       |
| 8          | 4          | VCXOTERMSEL  |                   | If Set to 0 Input Buffer Internal Termination enabled                                                                                                                                                                      |                       |
| 9          | 5          | VCXOINVBB    | VCXO Input Buffer | If Set to 1 It biases VCXO Input negative pin with internal VCXOVBB voltage                                                                                                                                                | EEPROM                |
| 10         | 6          | PH8ADJC0     |                   |                                                                                                                                                                                                                            |                       |
| 11         | 7          | PH8ADJC1     |                   |                                                                                                                                                                                                                            |                       |
| 12         | 8          | PH8ADJC2     |                   |                                                                                                                                                                                                                            |                       |
| 13         | 9          | PH8ADJC3     | Output 8 and 9    | Coarse phase adjust select for output divider 8 and 9                                                                                                                                                                      | EEPROM                |
| 14         | 10         | PH8ADJC4     |                   |                                                                                                                                                                                                                            |                       |
| 15         | 11         | PH8ADJC5     |                   |                                                                                                                                                                                                                            |                       |
| 16         | 12         | PH8ADJC6     |                   |                                                                                                                                                                                                                            |                       |
| 17         | 13         | OUT8DIVRSEL0 |                   | OUTPUT DIVIDER 8 and 9 Ratio Select<br>(See Table 7)                                                                                                                                                                       | EEPROM                |
| 18         | 14         | OUT8DIVRSEL1 |                   |                                                                                                                                                                                                                            |                       |
| 19         | 15         | OUT8DIVRSEL2 |                   |                                                                                                                                                                                                                            |                       |
| 20         | 16         | OUT8DIVRSEL3 | Output 8 and 9    |                                                                                                                                                                                                                            |                       |
| 21         | 17         | OUT8DIVRSEL4 |                   |                                                                                                                                                                                                                            |                       |
| 22         | 18         | OUT8DIVRSEL5 |                   |                                                                                                                                                                                                                            |                       |
| 23         | 19         | OUT8DIVRSEL6 |                   |                                                                                                                                                                                                                            |                       |
| 24         | 20         | EN89DIV      | Output 8 and 9    | When set to 0, the divider is disabled<br>When set to 1, the divider is enabled                                                                                                                                            | EEPROM                |
| 25         | 21         | PECL8HISWING | Output 8          | High Output Voltage Swing in LVPECL Mode if set to 1                                                                                                                                                                       | EEPROM                |
| 26         | 22         | DIVPHA8CD1H  | CD1 High          | High CD1 PIN is high and DIVPHA8CD1H is set to low<br>Loads Output Divider 8 and Phase Adjust 8 into OUTPUT 8<br>CD1 PIN is high and DIVPHA8CD1H is set to high<br>Loads Output Divider 7 and Phase Adjust 7 into OUTPUT 8 |                       |
| 27         | 23         | DIVPHA8CD1L  | CD1 Low           | CD1 PIN is low and DIVPHA8CD1L is set to low<br>Loads Output Divider 8 and Phase Adjust 8 into OUTPUT 8<br>CD1 PIN is low and DIVPHA8CD1L is set to high<br>Loads Output Divider 7 and Phase Adjust 7 into OUTPUT 8        | EEPROM                |
| 28         | 24         | OUTBUF8CD2LX | CD2 Low           | Output Buffer 8 Signaling Selection when CD2 in low                                                                                                                                                                        | EEDDOM                |
| 29         | 25         | OUTBUF8CD2LY | CD2 LOW           | (X,Y) = 01: LVPEČL, 11: LVDS, 00: LVCMOS, 10: Output Disable                                                                                                                                                               | EEPKUM                |
| 30         | 26         | OUTBUF8CD2HX |                   | Output Buffer 8 Signaling Selection when CD2 in high                                                                                                                                                                       | FEDDOM                |
| 31         | 27         | OUTBUF8CD2HY |                   | (X,Y) = 01: LVPECL, 11: LVDS, 00: LVCMOS, 10: Output Disable                                                                                                                                                               | LLFKUIV               |

INSTRUMENTS

Texas



SCAS858A-JUNE 2008-REVISED JULY 2009

# 

#### Register 9: CD Mode

| SPI<br>BIT | RAM<br>BIT | BIT NAME             | RELATED<br>BLOCK                                                                                                                                                     | LATED DESCRIPTION/FUNCTION                                                                                                                                                                                                                                          |        |
|------------|------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 0          |            | A0                   |                                                                                                                                                                      | Address 0                                                                                                                                                                                                                                                           | 1      |
| 1          |            | A1                   |                                                                                                                                                                      | Address 1                                                                                                                                                                                                                                                           | 0      |
| 2          |            | A2                   |                                                                                                                                                                      | Address 2                                                                                                                                                                                                                                                           | 0      |
| 3          |            | A3                   |                                                                                                                                                                      | Address 3                                                                                                                                                                                                                                                           | 1      |
| 4          | 0          | HOLDF1               |                                                                                                                                                                      | Enables the Frequency Hold-Over Function 1 on 1, off 0                                                                                                                                                                                                              |        |
| 5          | 1          | HOLDF2               |                                                                                                                                                                      | Enables the Frequency Hold-Over Function 2 on 1, off 0                                                                                                                                                                                                              |        |
| 6          | 2          | HOLD                 |                                                                                                                                                                      | 3-State Charge Pump 0 - (equal to HOLD-Pin function)                                                                                                                                                                                                                |        |
| 7          | 3          | HOLDTR               | HOLD- Over                                                                                                                                                           | HOLD function always activated "1" (recommended for test purposes, only)<br>Triggered by analog PLL Lock detect outputs<br>If analog PLL Lock Signal is [1] (PLL locked), HOLD is activated<br>If analog PLL Lock Signal is [0] (PLL not lock), HOLD is deactivated | EEPROM |
| 8          | 4          | HOLD_CNT0            |                                                                                                                                                                      | HOLD1 Function is reactivated after X Ref Clock Cycles. Defined by                                                                                                                                                                                                  | 1      |
| 9          | 5          | HOLD_CNT1            |                                                                                                                                                                      | (HOLD_CNT0,HOLD_CNT1)::X= Number of Clock Cycles.<br>For (00)::X=64, (01) ::X=128, (10)::X=256, (11)::X=512 Clock Cycles.                                                                                                                                           |        |
| 10         | 6          | LOCKW 2              |                                                                                                                                                                      | Extended Lock-detect window Bit 2 (Also refer to Reg 7 RAM Bits 0 and 1)                                                                                                                                                                                            | FEDDOM |
| 11         | 7          | LOCKW 3              | LOCK-DET                                                                                                                                                             | Extended Lock-detect window Bit 3 (Also refer to Reg 7 RAM Bits 0 and 1)                                                                                                                                                                                            | EEPROM |
| 12         | 8          | NOINV_RESHOL_IN<br>T | Chip CORE                                                                                                                                                            | When set to 0, SPI/HOLD_INT and SPI/RESET_INT inverted (default)<br>When set to 1, SPI/HOLD_INT and SPI/RESET_INT not inverted                                                                                                                                      | EEPROM |
| 13         | 9          | DIVSYNC_DIS          | Diagnostic: PLL<br>N/M Divider                                                                                                                                       | When GTME = 0, this bit has no functionality, But when GTME = 1, then:<br>When set to 0, START-Signal is synchronized to N/M Divider Input Clocks<br>When set to 1, START-Sync N/M Divider in PLL are bypassed                                                      | EEPROM |
| 14         | 10         | START_BYPASS         | Divider START<br>DETERM-Block                                                                                                                                        | When set to 0, START-Signal is synchronized to VCXO-Clock<br>When set to 1, START-Sync Block is bypassed                                                                                                                                                            | EEPROM |
| 15         | 11         | INDET_BP             | Divider START When set to 0, Sync Logic active when VCXO/AUX-Clocks are available DETERM-Block When set to 1, Sync Logic is independent from VCXO- and/or AUX-Clocks |                                                                                                                                                                                                                                                                     | EEPROM |
| 16         | 12         | PLL_LOCK_BP          | Divider START<br>DETERM-Block                                                                                                                                        | When set to 0, Sync Logic waits for 1st PLL_LOCK state<br>When set to 1, Sync Logic independent from 1st PLL_LOCK                                                                                                                                                   | EEPROM |
| 17         | 13         | LOW_FD_FB_EN         | Divider START<br>DETERM-Block                                                                                                                                        | When set to 0, Sync Logic is independent from VCXO/DIV_FB freq. (PLL-FD)<br>When set to 1, Sync Logic is started for VCXO/DIV_FB > ~600KHz,<br>stopped for VCXO/DIV_FB < ~600KHz                                                                                    | EEPROM |
| 18         | 14         | NPRESET_MDIV         | PLL<br>M/FB-Divider                                                                                                                                                  | When set to 0, M-Divider uses NHOLD1 as NPRESET<br>When set to 1, M-Divider NOT preseted by NHOLD1                                                                                                                                                                  | EEPROM |
| 19         | 15         | BIAS_DIV_FB<0>       |                                                                                                                                                                      | When BIAS_DIV_FB<1:0> =                                                                                                                                                                                                                                             |        |
| 20         | 16         | BIAS_DIV_FB<1>       | Feedback<br>Divider                                                                                                                                                  | 00, No current reduction for FB-Divider<br>01, Current reduction for FB-Divider by about 20%<br>10, Current reduction for FB-Divider by about 30%                                                                                                                   | EEPROM |
| 21         | 17         | BIAS_DIV89<0>        |                                                                                                                                                                      | When BIAS_DIV89<1:0> =                                                                                                                                                                                                                                              |        |
| 22         | 18         | BIAS_DIV89<1>        | Output Divider<br>8 and 9                                                                                                                                            | <ul><li>00, No current reduction for all output-divider</li><li>01, Current reduction for all output-divider by about 20%</li><li>10, Current reduction for all output-divider by about 30%</li></ul>                                                               | EEPROM |
| 23         | 19         | AUXINVBB             |                                                                                                                                                                      | If Set to 1 it Biases AUX Input Negative Pin with internal VCXOVBB voltage.                                                                                                                                                                                         |        |
| 24         | 20         | DIS_AUX_Y9           | AUX Buffer                                                                                                                                                           | If Set to 1 AUX in input Mode Buffer is disabled. If Set to 0 it follows the behavior of FB_MUX_SEL and OUT_MUX_SEL bits settings.                                                                                                                                  | EEPROM |
| 25         | 21         | PECL9HISWING         | Output 9                                                                                                                                                             | High Output Voltage Swing in LVPECL Mode if set to 1                                                                                                                                                                                                                | EEPROM |
| 26         | 22         | RESERVED             |                                                                                                                                                                      |                                                                                                                                                                                                                                                                     | EEPROM |
| 27         | 23         | RESERVED             |                                                                                                                                                                      |                                                                                                                                                                                                                                                                     | EEPROM |
| 28         | 24         | OUTBUF9CD2LX         |                                                                                                                                                                      | Output Buffer 9 Signaling Selection when CD2 in low                                                                                                                                                                                                                 | FEDDOM |
| 29         | 25         | OUTBUF9CD2LY         |                                                                                                                                                                      | (X,Y) = 01: LVPECL, 11: LVDS, 00: LVCMOS, 10: Output Disable                                                                                                                                                                                                        |        |
| 30         | 26         | OUTBUF9CD2HX         | CD2 High                                                                                                                                                             | Output Buffer 9 Signaling Selection when CD2 in high                                                                                                                                                                                                                | FEPROM |
| 31         | 27         | OUTBUF9CD2HY         | OD2 High                                                                                                                                                             | (X,Y) = 01: LVPECL, 11: LVDS, 00: LVCMOS, 10: Output Disable                                                                                                                                                                                                        |        |

# 



www.ti.com

### Register 10: CD Mode

| SPI<br>BIT | RAM<br>BIT | BIT NAME | RELATED<br>BLOCK | DESCRIPTION/FUNCTION       | POWER UP<br>CONDITION |
|------------|------------|----------|------------------|----------------------------|-----------------------|
| 0          |            | A0       |                  | Address 0                  | 0                     |
| 1          |            | A1       |                  | Address 1                  | 1                     |
| 2          |            | A2       |                  | Address 2                  | 0                     |
| 3          |            | A3       |                  | Address 3                  | 1                     |
| 4          | 0          | M0       |                  | Reference Divider M bit 0  |                       |
| 5          | 1          | M1       |                  | Reference Divider M bit 1  |                       |
| 6          | 2          | M2       |                  | Reference Divider M bit 2  |                       |
| 7          | 3          | M3       |                  | Reference Divider M bit 3  | ]                     |
| 8          | 4          | M4       |                  | Reference Divider M bit 4  | ]                     |
| 9          | 5          | M5       |                  | Reference Divider M bit 5  | ]                     |
| 10         | 6          | M6       | Reference        | Reference Divider M bit 6  | EEDDOM                |
| 11         | 7          | M7       | Divider M        | Reference Divider M bit 7  | EEFRON                |
| 12         | 8          | M8       |                  | Reference Divider M bit 8  |                       |
| 13         | 9          | M9       |                  | Reference Divider M bit 9  |                       |
| 14         | 10         | M10      |                  | Reference Divider M bit 10 |                       |
| 15         | 11         | M11      |                  | Reference Divider M bit 11 |                       |
| 16         | 12         | M12      |                  | Reference Divider M bit 12 | ]                     |
| 17         | 13         | M13      |                  | Reference Divider M bit 13 | 1                     |
| 18         | 14         | N0       |                  | VCXO Divider N bit 0       |                       |
| 19         | 15         | N1       |                  | VCXO Divider N bit 1       | ]                     |
| 20         | 16         | N2       |                  | VCXO Divider N bit 2       | ]                     |
| 21         | 17         | N3       |                  | VCXO Divider N bit 3       |                       |
| 22         | 18         | N4       |                  | VCXO Divider N bit 4       | ]                     |
| 23         | 19         | N5       |                  | VCXO Divider N Bit 5       | ]                     |
| 24         | 20         | N6       | VCXO/AUX/SEC     | VCXO Divider N Bit 6       | EEDDOM                |
| 25         | 21         | N7       | Divider N        | VCXO Divider N Bit 7       | EEFRON                |
| 26         | 22         | N8       |                  | VCXO Divider N Bit 8       |                       |
| 27         | 23         | N9       |                  | VCXO Divider N Bit 9       |                       |
| 28         | 24         | N10      |                  | VCXO Divider N Bit 10      | ]                     |
| 29         | 25         | N11      |                  | VCXO Divider N Bit 11      | ]                     |
| 30         | 26         | N12      |                  | VCXO Divider N Bit 12      | 1                     |
| 31         | 27         | N13      |                  | VCXO Divider N Bit 13      |                       |



# 

## SCAS858A-JUNE 2008-REVISED JULY 2009

#### Register11: CD Mode

| SPI<br>BIT | RAM<br>BIT | BIT NAME               | RELATED<br>BLOCK                         | DESCRIPTION/FUNCTION                                                                                                                                    | POWER UP<br>CONDITION |  |
|------------|------------|------------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--|
| 0          |            | A0                     |                                          | Address 0                                                                                                                                               | 1                     |  |
| 1          |            | A1                     |                                          | Address 1                                                                                                                                               | 1                     |  |
| 2          |            | A2                     |                                          | Address 2                                                                                                                                               | 0                     |  |
| 3          |            | A3                     |                                          | Address 3                                                                                                                                               | 1                     |  |
| 4          | 0          | PRI_DIV2               | Input Buffers                            | If set to 1 Enables Primary Reference Divide by 2                                                                                                       | EEPROM                |  |
| 5          | 1          | SEC_DIV2               | Input Buffers                            | If set to 1 Enables Secondary Reference Divide by 2                                                                                                     | EEPROM                |  |
| 6          | 2          | FB_DIS                 | FB Path Integer<br>Counter 32            | When set to 0, FB divider is active<br>When set to 1, FB divider is disabled                                                                            | EEPROM                |  |
| 7          | 3          | FB_CML_SEL             | FB Path Integer<br>Counter 32            | When set to 0, FB clock is CMOS type<br>When set to 1, FB clock is CML type and uses CML2CMOS converter in PLL                                          | EEPROM                |  |
| 8          | 4          | FB_INCLK_INV           | FB-Divider /<br>Deterministic<br>Blocks  | When set to 0, Input clock for FB not inverted (normal mode, low speed)<br>When set to 1, Input clock for FB inverted (higher speed mode)               | EEPROM                |  |
| 9          | 5          | FB_COUNT32_0           |                                          | Feedback Counter Bit0                                                                                                                                   |                       |  |
| 10         | 6          | FB_COUNT32_1           |                                          | Feedback Counter Bit1                                                                                                                                   |                       |  |
| 11         | 7          | FB_COUNT32_2           | FB Path Integer                          | Feedback Counter Bit2                                                                                                                                   |                       |  |
| 12         | 8          | FB_COUNT32_3           | Counter 32                               | Feedback Counter Bit3                                                                                                                                   | EEPROM                |  |
| 13         | 9          | FB_COUNT32_4           | (P divider)                              | Feedback Counter Bit4                                                                                                                                   |                       |  |
| 14         | 10         | FB_COUNT32_5           |                                          | Feedback Counter Bit5                                                                                                                                   |                       |  |
| 15         | 11         | FB_COUNT32_6           |                                          | Feedback Counter Bit6                                                                                                                                   |                       |  |
| 16         | 12         | FB_PHASE0              |                                          | Feedback Phase Adjust Bit0                                                                                                                              |                       |  |
| 17         | 13         | FB_PHASE1              |                                          | Feedback Phase Adjust Bit1                                                                                                                              |                       |  |
| 18         | 14         | FB_PHASE2              | FB Path Integer                          | Feedback Phase Adjust Bit2                                                                                                                              |                       |  |
| 19         | 15         | FB_PHASE3              | Counter 32                               | Feedback Phase Adjust Bit3                                                                                                                              | EEPROM                |  |
| 20         | 16         | FB_PHASE4              | (P Divider)                              | Feedback Phase Adjust Bit4                                                                                                                              | ]                     |  |
| 21         | 17         | FB_PHASE5              |                                          | Feedback Phase Adjust Bit5                                                                                                                              | 1                     |  |
| 22         | 18         | FB_PHASE6              |                                          | Feedback Phase Adjust Bit6                                                                                                                              |                       |  |
| 23         | 19         | PD_PLL                 | PLL                                      | If set to 0, PLL is in normal mode<br>If set to 1, PLL is powered down                                                                                  | EEPROM                |  |
| 24         | 20         | FB_MUX_SEL<br>Table 8  | Clock Tree and<br>Deterministic<br>Block | When set to 0, the VCXO Clock is selected for the Clock Tree and FB-Div/Det When set to 1, the AUX Clock is selected for the Clock Tree and FB-Div/Det. | EEPROM                |  |
| 25         | 21         | OUT_MUX_SEL<br>Table 8 |                                          | If Set to 0 it selects the VCXO Clock and if Set to 1 it selects the AUX Clock                                                                          | EEPROM                |  |
| 26         | 22         | FB_SEL                 | Diagnostics                              | Feed Back Path Selects FB/VCXO-Path when set to 0 (TI Test-GTME)<br>The Secondary Reference clock input is selected when set to 1 (TI Test-GTME)        | EEPROM                |  |
| 27         | 23         | NRESHAPE1              | Deference                                | Reshapes the Reference Clock Signal 0, Disable Reshape 1                                                                                                |                       |  |
| 28         | 24         | SEL_DEL1               | Selection Control                        | If set to 0 it enables short delay for fast operation<br>If Set to 1 Long Delay recommended for input references below 150Mhz.                          | EEPROM                |  |
| 29         | 25         | RESET_HOLD             | Reset Circuitry                          | If set to 1 the RESET or HOLD pin acts as HOLD, set to 0 it acts as RESET.                                                                              | EEPROM                |  |
| 30         | 26         | EPLOCK                 | Status                                   | Read only. If EPLOCK reads a 0, the EEPROM is unlocked. If EPLOCK reads a 1, then the EEPROM is locked.                                                 | EEPROM                |  |
| 31         | 27         | EPSTATUS               | Status                                   | EEPROM Status                                                                                                                                           | EEPROM                |  |

## Table 8. Output Buffers Source Feed, PLL Source Feed, and AUX IN/OUTPUT 9 Selection

| FB_MUX_SEL | OUT_MUX_SEL | PLL FEED AND OUTPUT FEED                        | AUX INPUT OR OUTPUT 9              |
|------------|-------------|-------------------------------------------------|------------------------------------|
| 0          | 0           | VCXO::PLL, VCXO::Y0Y9 and Deterministic Block   | OUTPUT 9 is Enabled <sup>(1)</sup> |
| 1          | 0           | AUXIN::PLL, VCXO::Y0Y8 and Deterministic Block  | AUX IN is Enabled                  |
| 0          | 1           | VCXO::PLL, AUXIN::Y0Y8 and Deterministic Block  | AUX IN is Enabled                  |
| 1          | 1           | AUXIN::PLL, AUXIN::Y0Y8 and Deterministic Block | AUX IN is Enabled                  |

(1) Default

# SC在全部人口也在自然的支持。2009



www.ti.com

#### INTERFACE, CONFIGURATION, AND CONTROL

The CDCE72010 is designed to support various applications with SPI bus interface and without. In the case where systems lack the SPI bus or a Boot up configuration is required at start up before the management layer is up the built in EEPROM is used to provide this function.

The Interface bus takes the serialized address and data and writes to the specified RAM bits. The content of the RAM bits are connected to logical functions in the device. Changing the content of the RAM bits (high or low) instantly changes the logical functions inside the device.

At power up or after power down is de-asserted the contents of the EEPROM bits are copied to their corresponding RAM bits. After that the content of RAM can be changed via the SPI bus. When writing to EEPROM commands are detected on the SPI bus the control logic begins writing the content of the RAM bits into the corresponding EEPROM bits. This process takes about 50ms. During this time the power supply should be above 3.2V.

The on-chip EEPROM can be operated in its unlocked or locked mode. An unlocked EEPROM indicates that the stored bit values can be changed on another EEPROM write sequence (available for up to a 100 EEPROM write sequences). A locked EEPROM indicates that the stored bit values cannot be changed on another EEPROM write sequence.



Figure 15. Interface Control

#### UNIVERSAL INPUT AND REFERENCE CLOCK BUFFERS

The CDCE72010 is designed to support what is referred to as a Universal Input Buffer structure. This type of buffer is designed to accept Differential or single ended inputs and it is sensitive enough to act as a LVPECL or LVDS in differential mode and LVCMOS in Single ended mode. With the proper external termination various types of inputs signals can be supported. Those inputs will be discussed in a separate document (application Notes).

The CDCE72010 has two internal voltage biasing circuitries. One to set the termination voltage for references (PRI\_REF and SEC\_REF) and the second biasing circuitry is to set the termination voltage to the VCXO\_IN and AUX\_IN. This means that we can only have one type of differential signal on PRI\_REF and SEC\_REF and only one type of differential signal on VCXO\_IN and AUX\_IN.

| _        | PRI_REF & SEC_REF Input Buffer Settings |     |     |     |       |      |               |      |          |      |  |
|----------|-----------------------------------------|-----|-----|-----|-------|------|---------------|------|----------|------|--|
| Settings |                                         |     |     |     |       |      | Configuration |      |          |      |  |
| 0.0      | 0.1                                     | 1.0 | 1.1 | 1.2 | 1.3/4 | Hyst | Mode          | Coup | Term     | Vbb  |  |
| 0        | 0                                       | Х   | 1   | Х   | Х     | ON   | LVCMOS        | DC   | N/A      |      |  |
| 1        | 0                                       | 0   | 1   | 0   | 0     | ON   | LVPECL        | AC   | Internal | 1.9\ |  |
| 1        | 0                                       | 1   | 1   | 0   | 0     | ON   | LVPECL        | DC   | Internal | 1.2\ |  |
| 1        | 0                                       | Х   | 1   | 1   | Х     | ON   | LVPECL        |      | External |      |  |
| 1        | 1                                       | 0   | 1   | 0   | 0     | ON   | LVDS          | AC   | Internal | 1.2  |  |
| 1        | 1                                       | 1   | 1   | 0   | 0     | ON   | LVDS          | DC   | Internal | 1.2\ |  |
| 1        | 1                                       | Х   | 1   | 1   | Х     | ON   | LVDS          |      | External |      |  |
| X        | Х                                       | Х   | 0   | X   | Х     | OFF  |               |      |          |      |  |
| X        | Х                                       | Х   | 1   | X   | Х     | ON   |               |      |          |      |  |



INV

| PRI_REF Buffer Settings |     |     |     |   |   |     |  |  |
|-------------------------|-----|-----|-----|---|---|-----|--|--|
| Register / Bits Switch  |     |     |     |   |   |     |  |  |
| ).0                     | 0.1 | 1.2 | 1.3 | Р | N | INV |  |  |
| 0                       | 0   | Х   | Х   | 0 | 0 | 0   |  |  |
| Х                       | Х   | 1   | Х   | 0 | 0 | 0   |  |  |
| Х                       | 1   | 0   | 0   | С | С | С   |  |  |
| х                       | 1   | 0   | 1   | C | C | 0   |  |  |



|                        | SEC_REF Buffer Settings |     |     |   |   |     |  |  |  |  |
|------------------------|-------------------------|-----|-----|---|---|-----|--|--|--|--|
| Register / Bits Switch |                         |     |     |   |   |     |  |  |  |  |
| 0.0                    | 0.1                     | 1.2 | 1.4 | Р | N | INV |  |  |  |  |
| 0                      | 0                       | Х   | Х   | 0 | 0 | 0   |  |  |  |  |
| Х                      | Х                       | 1   | Х   | 0 | 0 | 0   |  |  |  |  |
| Х                      | 1                       | 0   | 0   | С | С | С   |  |  |  |  |
|                        |                         |     |     |   |   | -   |  |  |  |  |

#### Figure 16. PRI\_REF and SEC\_REF Voltage Biasing Circuitry



8.0 8.1 8.2 8.3

0 0 Х 1

1

1

1

1 1

1 1 1 1

1 1 Х 1

Х Х Х 0

Х Х Х

0 0

0

0 Х

1 1

0

# **≌插吧DCE72010"供应商**

Settings

1

1

1

1

8.4

Х

0

0 0

1

0

0

1 Х

Х

Х

8.5

Х

0

Х

0

0

Х

Х

VCXO & AUX Input Buffer Settings

Hyst

ON

ON

ON

ON

ON

ON

ON

OFF

ON

| SCAS858A-JUNE | 2008-REVISED | JULY | 2009 |
|---------------|--------------|------|------|
|---------------|--------------|------|------|



Innut

| VCXO Input Buffer Settings |       |         |     |        |   |     |  |  |  |
|----------------------------|-------|---------|-----|--------|---|-----|--|--|--|
| Re                         | giste | r / Bit | s   | Switch |   |     |  |  |  |
| 8.0                        | 8.1   | 8.4     | 8.5 | Р      | N | INV |  |  |  |
| 0                          | 0     | Х       | Х   | 0      | 0 | 0   |  |  |  |
| Х                          | Х     | 1       | Х   | 0      | 0 | 0   |  |  |  |
| Х                          | 1     | 0       | 0   | С      | С | С   |  |  |  |
| х                          | 1     | 0       | 1   | С      | С | 0   |  |  |  |

Figure 17. VCXO\_IN and AUX\_IN Voltage Biasing Circuitry

---

#### AUTOMATIC/MANUAL REFERENCE CLOCK SWITCHING (SMART MUX)

Configuration

Coup

DC

AC

DC

AC

DC

---

---

Term

N/A

Internal

Mode

LVCMOS

LVPECL

LVPECL

LVPECL

LVDS

LVDS

LVDS

The CDCE72010 supports two reference clock inputs, the primary clock input, PRI REF, and the secondary clock input, SEC REF. The clocks can be selected manually or automatically. The respective mode is selected by the dedicated SPI register. In the manual mode the external REF SEL signal selects one of the two input clocks

In the automatic mode the primary clock is selected by default even if both clocks are available. In case the primary clock is not available or fails, then the input switches to the secondary clock until the primary clock is back. The figure below shows the automatic clock selection.



Figure 18. Automatic Clock Select Timing

In the automatic mode the frequencies of both clock signals has to be similar but may differ by up to 20%. There is no limitation placed on the phase relationship between the two inputs.

The clock input circuitry is designed to suppress glitches during switching between the primary and secondary clock in the manual and automatic mode. This insures that the clock outputs continue to clock reliably when a transition from a clock input occurs.

The phase of the output clock will slowly follow the new input phase. The speed of this transition is determined by the loop bandwidth. However, there is no phase build-out function supported (like in SONET/SDH applications).

# SC全容的个日边在2009日时候日边描2009

## PHASE FREQUENCY DETECTOR

The main function of the CDCE72010 device is to synchronize a Voltage Control Oscillator (VCO) or a Voltage Control Crystal Oscillator (VCXO) output to a reference clock input. The phase detector compares 2 signals and outputs the difference between them. It is symbolized by an XOR. The compared signals are derived from the Reference clock and from the VCO/VCXO clocks. The Reference clock is divided by the "R" Divider (1 or 2) and "M" divider (14 Bits) and presented to the PFD. The VCO/VCXO clock is divided by the Feedback Divider "P" (1 to 80) and the "N" Divider (14 Bits) and presented to the PFD.

Frequency (VCXO\_IN or AUX\_IN) / Frequency (PRI\_REF or SEC\_REF) = (P\*N)/(R\*M)

The PFD is a classical style with UP and DOWN signals generating flip-flops and a common reset path. Some special functions were implemented:

- Bit CP\_DIR (register 0 RAM bit<9> can swap internally the REF- and FB-CLK inputs to the PFD flip-flops.
- The reset path can be typically delayed with the bits DELAY\_PFD <1:0> (register 0 RAM bit<7:6>) from 1.5ns to 6.0ns.

#### PFD Pulse Width Delay (Register 0 RAM Bits [7:6])

The "PFD pulse width delay" gets around the dead zone of the PFD transfer function and reduces phase noise and reference spurs.

| PFD1 | PFD0 | PFD PULSE WIDTH DELAY |
|------|------|-----------------------|
| 0    | 0    | 1.5ns <sup>(1)</sup>  |
| 0    | 1    | 3.0ns                 |
| 1    | 0    | 4.5ns                 |
| 1    | 1    | 6.0ns                 |

#### Table 9. PFD Pulse Width Delay

(1) Default

The PFD receives two clocks of the similar frequencies and decides if one is lagging or leading. This Lagging/Leading signals are feed to the Charge Pump. The Charge Pump in its turn takes the Lagging/Leading signals and translate them into current pulses that are feed to the external filter. The Output of the external filter is a DC level that controls the Voltage reference of the VCO/VCXO sitting outside and feeding the CDCE72010 at the VCXO Input. The VCO/VCXO drifts its outputs frequency with respect to the voltage applied to its Voltage Control pin. This is how the loop is closed.



Figure 19. Phase Frequency Detection



SCAS858A-JUNE 2008-REVISED JULY 2009

<u>\*暨椅吧DCE72010"供应商</u>

| FEEDBACK DIVIDER SETTINGS (REGISTER 11: BITS) |    |   |   |   |   |   |         |
|-----------------------------------------------|----|---|---|---|---|---|---------|
| 11                                            | 10 | 9 | 8 | 7 | 6 | 5 | SETTING |
| 0                                             | 1  | 0 | 0 | 0 | 0 | 0 | 1       |
| 1                                             | 0  | 0 | 0 | 0 | 0 | 0 | 2       |
| 1                                             | 0  | 0 | 0 | 0 | 0 | 1 | 3       |
| 1                                             | 0  | 0 | 0 | 0 | 1 | 0 | 4       |
| 1                                             | 0  | 0 | 0 | 0 | 1 | 1 | 5       |
| 0                                             | 0  | 0 | 0 | 0 | 0 | 0 | 4'      |
| 0                                             | 0  | 0 | 0 | 0 | 0 | 1 | 6       |
| 0                                             | 0  | 0 | 0 | 0 | 1 | 0 | 8       |
| 0                                             | 0  | 0 | 0 | 0 | 1 | 1 | 10      |
| 0                                             | 0  | 0 | 0 | 1 | 0 | 0 | 8'      |
| 0                                             | 0  | 0 | 0 | 1 | 0 | 1 | 12      |
| 0                                             | 0  | 0 | 0 | 1 | 1 | 0 | 16      |
| 0                                             | 0  | 0 | 0 | 1 | 1 | 1 | 20      |
| 0                                             | 0  | 0 | 1 | 0 | 0 | 0 | 12'     |
| 0                                             | 0  | 0 | 1 | 0 | 0 | 1 | 18      |
| 0                                             | 0  | 0 | 1 | 0 | 1 | 0 | 24      |
| 0                                             | 0  | 0 | 1 | 0 | 1 | 1 | 30      |
| 0                                             | 0  | 0 | 1 | 1 | 0 | 0 | 16'     |
| 0                                             | 0  | 0 | 1 | 1 | 0 | 1 | 24'     |
| 0                                             | 0  | 0 | 1 | 1 | 1 | 0 | 32      |
| 0                                             | 0  | 0 | 1 | 1 | 1 | 1 | 40      |
| 0                                             | 0  | 1 | 0 | 0 | 0 | 0 | 20'     |
| 0                                             | 0  | 1 | 0 | 0 | 0 | 1 | 30'     |
| 0                                             | 0  | 1 | 0 | 0 | 1 | 0 | 40'     |
| 0                                             | 0  | 1 | 0 | 0 | 1 | 1 | 50      |
| 0                                             | 0  | 1 | 0 | 1 | 0 | 0 | 24'     |
| 0                                             | 0  | 1 | 0 | 1 | 0 | 1 | 36      |
| 0                                             | 0  | 1 | 0 | 1 | 1 | 0 | 48      |
| 0                                             | 0  | 1 | 0 | 1 | 1 | 1 | 60      |
| 0                                             | 0  | 1 | 1 | 0 | 0 | 0 | 28      |
| 0                                             | 0  | 1 | 1 | 0 | 0 | 1 | 42      |
| 0                                             | 0  | 1 | 1 | 0 | 1 | 0 | 56      |
| 0                                             | 0  | 1 | 1 | 0 | 1 | 1 | 70      |
| 0                                             | 0  | 1 | 1 | 1 | 0 | 0 | 32'     |
| 0                                             | 0  | 1 | 1 | 1 | 0 | 1 | 48'     |
| 0                                             | 0  | 1 | 1 | 1 | 1 | 0 | 64      |
| 0                                             | 0  | 1 | 1 | 1 | 1 | 1 | 80      |

## Table 10. Feedback Divider Settings



PHASE DELAY FOR M AND N

#### Delay Block in M/N Path

# Table 11. Reference Delay M (PRI\_REF or SEC\_REF) and Feedback Delay N (VCXO) Phase Adjustment (Register 2 RAM Bits [5:0]) <sup>(1)</sup>

| DLYM2/DLYN2 | DLYM1/DLYN1 | DLYM0/DLYN0 | PHASE OFFSET       |
|-------------|-------------|-------------|--------------------|
| 0           | 0           | 0           | 0ps <sup>(2)</sup> |
| 0           | 0           | 1           | ±160ps             |
| 0           | 1           | 0           | ±320ps             |
| 0           | 1           | 1           | ±480ps             |
| 1           | 0           | 0           | ±830ps             |
| 1           | 0           | 1           | ±1130ps            |
| 1           | 1           | 0           | ±1450ps            |
| 1           | 1           | 1           | ±1750ps            |

(1) If Progr Delay M is set, all Yx outputs are lagging to the Reference Clock according to the value set. If Progr Delay N is set, all Yx outputs are leading to the Reference Clock according to the value set. Above are typical values at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C, PECL-output relate to Div4 mode.

(2) Default

#### Table 12. Reference Divider M/N 14-Bit (Register 10 RAM Bits [13:0] for M and RAM Bits [27:14] for N)

| N13 | N12 | N11 | N10 | N9 | N8 | N7 | N6 | N5 | N4 | N3 | N2 | N1 | N0 | DIV BY <sup>(1)</sup> |
|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|-----------------------|
| 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1                     |
| 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 2                     |
| 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 3                     |
| 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  | 4                     |
|     |     |     |     |    |    |    |    | •  |    |    |    |    |    |                       |
| 0   | 0   | 0   | 0   | 0  | 0  | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 128(2)                |
|     | 0   | 0   | 0   | 0  | 0  | 0  | •  | •  |    |    |    |    |    | 120                   |
|     |     |     |     |    |    |    |    | •  |    |    |    |    |    |                       |
| 1   | 1   | 1   | 1   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 16382                 |
| 1   | 1   | 1   | 1   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 16383                 |
| 1   | 1   | 1   | 1   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 16384                 |

(1) If the divider value is Q, then the code will be the binary value of (Q - 1).

(2) Default



SCAS858A-JUNE 2008-REVISED JULY 2009

### 

#### **CHARGE PUMP**

The Charge Pump drives the loop filter that controls the external VCO/VCXO. The Charge pump frequency is determined by the PFD frequency since the function of the charge pump is to translate the UP DOWN signals of the PFD into current pulses that drives the external filter. The Charge pump current is set by the control vector ICP [3:0]. The error amplifier operates from 0.7V to the V<sub>DD</sub> supply voltage. See the table below for ICP settings.

| ICP3 | ICP2 | ICP1 | ICP0 | TYPICAL CHARGE PUMP<br>CURRENT |
|------|------|------|------|--------------------------------|
| 0    | 0    | 0    | 0    | 0 μA (3-State)                 |
| 0    | 0    | 0    | 1    | 200 μΑ                         |
| 0    | 0    | 1    | 0    | 400 μΑ                         |
| 0    | 0    | 1    | 1    | 600 μΑ                         |
| 0    | 1    | 0    | 0    | 800 μΑ                         |
| 0    | 1    | 0    | 1    | 1.0 mA                         |
| 0    | 1    | 1    | 0    | 1.2 mA                         |
| 0    | 1    | 1    | 1    | 1.4 mA                         |
| 1    | 0    | 0    | 0    | 1.6 mA                         |
| 1    | 0    | 0    | 1    | 1.8 mA                         |
| 1    | 0    | 1    | 0    | 2.0 mA                         |
| 1    | 0    | 1    | 1    | 2.2 mA <sup>(1)</sup>          |
| 1    | 1    | 0    | 0    | 2.4 mA                         |
| 1    | 1    | 0    | 1    | 2.6 mA                         |
| 1    | 1    | 1    | 0    | 2.8 mA                         |
| 1    | 1    | 1    | 1    | 3.0 mA                         |
| 1    | 1    | 1    | 1    | 3.0 mA                         |

Table 13. CP, Charge Pump Current (Register 0 RAM Bits [17:14])

(1) Default

The 'Preset Charge-Pump to  $V_{CC_CP}/2$  is a useful feature to quickly set the center frequency of the VC(X)O after Power-up or Reset. The adequate control voltage for the VC(X)O will be provided to the Charge-Pump output by an internal voltage divider of  $1K\Omega/1K\Omega$  to  $V_{CC_CP}$  and GND ( $V_{CC_CP}/2$ ).

This feature helps to get the initial frequency accuracy, i.e. required at CPRI (Common Public Radio Interface) or OBSAI (Open Base Station Architecture Initiative).

The Preset Charge-Pump to  $V_{CC CP}/2$  can be set and reset by SPI register.



www.ti.com

# <u>S全部的人口地在的路内型描2009</u>

#### **Charge-Pump Current Direction**

The direction of the charge-pump (CP) current pulse can be changed by the SPI register settings. It determines in which direction CP current will regulate (Reference Clock leads to Feedback Clock). Most applications use the positive CP output current (power-up condition) because of the use of a passive loop filter. The negative CP current is useful when using an active loop filter concept with inverting operational amplifier. The Figure below shows the internal PFD signal and the corresponding CP current.



PFD pulse width delay improves spurious suppression.

Figure 20. Charge Pump



SCAS858A-JUNE 2008-REVISED JULY 2009

## PLL LOCK FOR ANALOG AND DIGITAL DETECT

The CDCE72010 supports two PLL Lock indications: the digital lock signal or the analog lock signal. Both signals indicate logic high-level at PLL\_LOCK if the PLL locks according the selected lock condition.

The PLL is locked (set high), if the rising edge of the Reference Clock (PRI\_REF or SEC\_REF clock) and Feedback Clock (VCXO\_IN clock) at the PFD (Phase Frequency Detect) are inside a predefined lock detect window for a pre-defined number of successive clock cycles.

The PLL is out-of-lock (set low), if the rising edge of the Reference Clock (PRI\_REF or SEC\_REF clock) and Feedback Clock (VCXO\_IN clock) at the PFD are outside the predefined lock detect window.

Both, the lock detect window and the number of successive clock cycles are user definable in the SPI register settings.



Figure 21. PLL Lock

The lock detect window describes the maximum allowed time difference for lock detect between the rising edge of PRI\_REF or SEC\_REF and VCXO\_IN. The time difference is detected at the phase frequency detector. The rising edge of PRI\_REF or SEC\_REF is taken as reference. The rising edge of VCXO\_IN is outside the lock detect window, if there is a phase displacement of more than  $+0.5^{*t}$  (lockdetect) or  $-0.5^{*t}$  (lockdetect).

| Table 14. Lock-Detect Window | (Register 7 RAM Bits | s [1:0] and Register 9 | RAM Bits [7:6]) |
|------------------------------|----------------------|------------------------|-----------------|
|------------------------------|----------------------|------------------------|-----------------|

| LOCKW3<br>[7] | LOCKW2<br>[6] | LOCKW1<br>[1] | LOCKW0<br>[0] | PHASE-OFFSET AT PFD-INPUT <sup>(1)</sup> |
|---------------|---------------|---------------|---------------|------------------------------------------|
| 0             | 0             | 0             | 0             | 1.5 ns                                   |
| 1             | 1             | 0             | 1             | 5.8 ns <sup>(2)</sup>                    |
| 0             | 0             | 1             | 0             | 15.1 ns                                  |
| 0             | 0             | 1             | 1             | Reserved                                 |
| 0             | 1             | 0             | 0             | 3.4 ns                                   |
| 0             | 1             | 0             | 1             | 7.7 ns                                   |
| 0             | 1             | 1             | 0             | 17.0 ns                                  |
| 0             | 1             | 1             | 1             | Reserved                                 |
| 1             | 0             | 0             | 0             | 5.4 ns                                   |
| 1             | 0             | 0             | 1             | 9.7 ns                                   |
| 1             | 0             | 1             | 0             | 19.0 ns                                  |
| 1             | 0             | 1             | 1             | Reserved                                 |
| 1             | 1             | 0             | 0             | 15.0 ns                                  |
| 1             | 1             | 0             | 1             | 19.3 ns                                  |
| 1             | 1             | 1             | 0             | 28.6 ns                                  |
| 1             | 1             | 1             | 1             | Reserved                                 |

(1) Typical values at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}C$ 

(2) Default

www.ti.com

SC金額合出地在2009和影响型描2009

# Table 15. Number of Successive Lock Events Inside the Lock Detect Window (Register 7 RAM Bits [4:3]) the PLL Lock Signal is Delayed for Number of FB\_CLK Events

| LOCKC1 | LOCKC0 | NO. OF SUCCESSIVE LOCK<br>EVENTS |
|--------|--------|----------------------------------|
| 0      | 0      | 1                                |
| 0      | 1      | 16                               |
| 1      | 0      | 64 <sup>(1)</sup>                |
| 1      | 1      | 256                              |

(1) Default

#### DIGITAL LOCK DETECT

When selecting the digital PLL lock option, PLL\_LOCK will possibly jitter several times between lock and out of lock until a stable lock is detected. A single "low-to-high" step can be reached with a wide lock detect window and high number of successive clock cycles. PLL\_LOCK will return to out of lock if just one cycle is outside the lock detect window.



Figure 22. Digital Lock



# ₩警衛®DCE72010"供应商-

#### ANALOG LOCK DETECT

When selecting the analog PLL Lock option, the high-pulses load the external capacitor via the internal 110  $\mu$ A current source until logic high-level is reached. Therefore, more time is needed to detect logic high level, but jittering of PLL\_LOCK will be suppressed like possible in case of digital lock. The time PLL\_LOCK needs to return to out of lock depends on the level of V<sub>OUT</sub>, when the current source starts to unload the external capacitor.



Figure 23. Analog Lock

#### FREQUENCY HOLD-OVER MODE

The HOLD-Function is a CDCE72010 feature that helps to improve system reliability. The HOLD-Function holds the output frequency in case the input reference clock fails or is disrupted. During HOLD, the Charge-Pump is switched off (3-State) freezing the last valid output frequency. The Hold-Function will be released after a valid reference clock is reapplied to the clock input and detected by the CDCE72010. For proper HOLD function, the Analog PLL-Lock-Detect mode has to be active. The following settings are involved with the HOLD Function:

- Lock Detect Window: Defines the window in ns inwhich the Lock is valid. The size is 3.5ns, 8.5ns, 18.5ns. Lock is set if Reference Clock and Feedback Clock are inside this predefined Lock-Detect Window for a pre-selected number of successive cycles.
- Out-of-Lock: Defines the out-of-lock condition: If the Reference Clock and the Feedback Clock at the PFD are outside the predefined Lock Detect Window.
- Number of Clock Cycles: Defines the number of successive PFD cycles which have to occur inside the lock window to set Lock detect. This does not apply for Out-of-Lock condition.
- Hold-Function: Selects HOLD-Function (see more details below).
- Hold-Trigger: Defines whether the HOLD-Function is always activated or whether it is dependent on the state of the analog PLL Lock detect output. In the latter case, HOLD is activated if Lock is set (high) and de-activated if Lock is reset (low).
- Analog PLL Lock Detect: Analog Lock output charges or discharges an external capacitor with every valid Lock cycle. The time constant for Lock detect can be set by the value of the capacitor.

The CDCE72010 supports two types of HOLD functions, one external controllable HOLD mode and one internal mode, HOLD.

# <u>SC全容的个时况有效的变形的变形的变形的变形的。</u>



www.ti.com

#### **EXTERNAL/HOLD FUNCTION**

The Charge Pump can directly be switched into 3-State. This function is also <u>available</u> via SPI register. If logic low is applied to HOLD pin the Charge Pump will be switched to 3-State. After HOLD pin is released, the charge pump is switched back in to normal operation, with the next valid reference clock cycle at PRI\_REF or SEC\_REF and the next valid feedback clock cycle at the PFD. During HOLD, all divider and all outputs are at normal operation.

#### **INTERNAL/HOLD FUNCTION**

In Internal HOLD Function or HOLD-Over-Function the PLL has to be in lock to start the HOLD function. It switches the Charge Pump in to 3-State when an 'out-of-lock' event occurs. It leaves the '3-State Charge Pump' state when the Reference Clock is back. Then it starts a locking sequence of 64 cycles before it goes back to the beginning of the HOLD-Over loop.



Figure 24. Frequency Hold Over



SCAS858A-JUNE 2008-REVISED JULY 2009

<u>₩豐簡●CE72010"供应商</u>

#### OUTPUT DIVIDERS AND PHASE ADJUST

The CDCE72010 is designed with individual Output Dividers for Outputs 1 to 8. Output Divider 1 drives Output 1 and Output 0 and Output Divider 8 drives Output 8 and Output 9. Each output divider has a bypass function or it is referred to as divide by "one". Since divide by one bypasses the divider block it can address higher operating frequencies.

The output divider is designed to address divide by 1, 2, 3, 4, 5, 6, 8, 10, 12, 16, 18, 20, 24, 28, 30, 32, 36, 40, 42, 48, 50, 56, 60, 64, 70 and 80. The output divider includes a coarse phase adjust that shifts the divided clock signal. The phase adjust resolution is a function of the divide function. The maximum number of phase steps equals to the divider setting.

If the output is divide by 2, then two phase adjustment settings (0 and 180 degrees) are available. The resolution of phase adjustment is related to the output divider setting by the following: Phase adjust resolution = (1/Output Divider settings) X 360 Degrees.

Example: For a 491.52MHz VCXO where one of the outputs of the device is set to divide by 16 for a 30.72MHz desired output, this will mean that the 30.72MHz clock will have  $(1/16) \times 360 = 22.5$  Degrees of phase adjustment resolution.

Output Divide Select (OUT#DIVSEL#) and Coarse Phase Adjust Select (PH#ADJC#) registers are located in Register 1 thought 8 for Output 1 thought 8 respectively.

The Phase difference between 2 divider settings on different output can be calculated using the following formula and referring to the Phase Lag number in the Output Divider Table (see Table 7).

Integer Remainder of [(Phase Lag X - Phase Lag Y)/ Divide X ] as an example if we need to calculate the phase difference between divide by 4 and divide by 8 with respect to divide by 4 clock.

The Integer Remainder [(28.5 - 0.5)/4] = 0. This means there is 0 Cycle phase delay between Divide by 4 and Divide by 8 with respect to Divide by 4 Clock.

If we need to do the same calculation with respect to Divide by 8 we will have Intger Remainder [(28.5 - 0.5)/8] = 0.5 that means that there is 0.5 Cycles between Divide by 4 and divide by 8 with respect to a divide by 8 clock.



Figure 25. Maximum Output Frequency With Phase Alighment

For a complete listing of the coarse phase adjust settings, refer to the "CDCE72010 Coarse Phase Adjust" document.

# SC全容的个日地E2009日外积改储2009



#### DEVICE LAYOUT

The CDCE72010 is a high performance device packaged in a QFN-64. The die has all the ground pins bounded to the thermal PAD on the bottom of the package. Therefore it is essential that the connection from the thermal PAD to the ground layers should be low impedance. In addition, the thermal path in a QFN package is via the thermal PAD on the bottom of the package. Therefore, the layout of the PAD is very important and it will affect the thermal performance as well as the overall performance of the device. The illustration shown provides optimal performance in terms of thermal issues, inductance and power supply bypassing. The 10 X 10 Filled VIA pattern recommended allows for a low inductance connection between the thermal ground pad and the ground plane of the board. This pattern forms a low thermal resistive path for the heat generated by the die to get dissipated through the ground plane and to the exposed bottom side ground pad. It is recommended that solder mask not be used on this bottom side pad to maximize its effectiveness as a thermal heat sink. The recommended layout drives the thermal conductivity to 22.8 C/W in still air and 13.8 C/W in a 100LFM air flow if implemented on a JEDEC compliant test thermal board.



Figure 26. Device Layout



#### SCAS858A-JUNE 2008-REVISED JULY 2009

# 

#### **DEVICE POWER**

The CDCE72010 is designed as a high performance device, therefore careful attention must be paid to device configuration with respect to power consumption. Total power consumption of the device can be estimated by adding up the total power consumed by each block in the device.

The Table below describes the blocks used and power consumed per block. The total power of the device can be calculated by multiplying the number of blocks used by the power consumption per block.

| INTERNAL BLOCK POWER AT 3.3V (Typ)                | POWER DISSIPATED / BLOCK | NUMBER OF BLOCKS / DEVICE |
|---------------------------------------------------|--------------------------|---------------------------|
| PLL Core and Input and Feedback Circuitries       | 530mW                    | 1                         |
| Output Dividers                                   | 180mW                    | 8                         |
| Output Buffers (LVPECL-HISWING) <sup>(1)</sup>    | 150mW                    | 10                        |
| Output Buffers (LVDS-HISWING) <sup>(1)</sup>      | 75mW                     | 10                        |
| Output Buffers (LVCMOS at 122 MHz) <sup>(1)</sup> | 50mW                     | 20                        |

#### Table 16. Device Power

(1) Output buffers can be a total of 10 LVDS, 10 LVPECL, or 20 LVCMOS.



Figure 27. Die Temperature

SC全路的心地吃到空的影响。



The CDCE72010 is designed to control an external Voltage Controlled Oscillator (VCO) or a Voltage Controlled Crystal Oscillator (VCXO) and to synchronize the controlled oscillators to the input reference. Controlling the Oscillator happens via a DC voltage that is applied to the Voltage control pin. This DC voltage is generated by the CDCE72010 in the form of AC pulses that get filtered by the external loop filter.





INSTRUMENTS

Texas



### \*\* 26 10 CE72010 供应商

#### UNIVERSAL OUTPUT BUFFERS

The CDCE72010 is designed to drive three types of clock signaling, LVPECL, LVDS, and LVCMOS from each of the ten outputs. This super buffer that contains all three drivers is refered to as the Universal Output Buffer. Only one driver can be enabled at one time. Each universal output buffer is made from four independent buffers in parallel. When LVPECL mode is selected, only the LVPECL Buffer is enabled and the rest of the buffers are 3-stated and in low power mode. When Selecting LVDS, only the LVDS Buffer is enabled and the rest of the buffers are 3-stated and in low power mode. When LVCMOS mode is selected, both LVCMOS drivers are enabled. One LVCMOS buffer drives the negative side and the other buffer drives the positive pin.

The LVCMOS drivers are driven from the same output divider but have separate control bits. In SPI Mode, bits 22, 23, 24, and 25 of Registers 0 to 9 are used to put the LVCMOS buffer in active, inverting, low, or 3-state. In CD Mode, those bits are used for different functions and the LVCMOS buffer can be active when selected or 3-state when their not.



Figure 29. Universal Output Buffer



# <u>SC会S的人口也是的我同时将只找错2009</u>

#### **Output Dividers Synchronization**

The CDCE72010 is a 10 output clock device with 8 output dividers and to insure that all the outputs are synchronous a synchronization startup circuitry is used. The synchronization circuitry generates a pulse to reset all the dividers in a way, that a predictable synchronous output is generated. The Synchronization signal can be generated from different sources and can be synchronized to a specific clock. The Block diagram below illustrates the signal path of the Output Divider Sync Signal. This function is assured up to 500 MHz.

#### NOTE:

The minimum frequency required for the output synchronization block to work properly is 1 MHz.



Figure 30. Output Divider Synchronization Block Diagram



SCAS858A-JUNE 2008-REVISED JULY 2009

## <u>₩豐街℃DCE72010"供应商</u>

## POWER UP RESET, POWER DOWN MODE AND RESET OR HOLD

The CDCE72010 is designed to address various clock synchronization applications. Some functions can be set to be in automatic and manual mode or some functions can be controlled by software or by the internal circuitry.

Figure 31 below explains the various functionalities of power up reset internal circuitry functionality, power down functionality and reset functionality. The hold function shares the same block with Reset and one bit in the EEPROM will select either function.



Figure 31. Powerup, Reset, and Powerdown Block Diagram

SC全部的心地吃到2009的那里地带2009

## **REVISION HISTORY**

| Changes from Original (June 2008) to Revision A                                                    | Page |
|----------------------------------------------------------------------------------------------------|------|
| <ul> <li>Changed Frequency equation result from (R*M)/(P*N) to (P*N)/(R*M)</li> </ul>              | 2    |
| Added table note to Table 4                                                                        | 19   |
| Added table note to Register 0: SPI Mode table description                                         | 21   |
| Changed Register 12: SPI Mode (RAM only Register) Note                                             | 33   |
| Added table note to Register 0:CD Mode table description                                           | 36   |
| Added additional information to INTERFACE, CONFIGURATION, AND CONTROL description                  | 48   |
| Changed Figure 16                                                                                  | 48   |
| Changed Figure 17                                                                                  | 49   |
| Added "P" to PHASE FREQUENCY DETECTOR feedback divider description                                 | 50   |
| <ul> <li>Changed Frequency equation from (R*M)/(P*N) to (P*N)/(R*M)</li> </ul>                     | 50   |
| Deleted P is the product of X Divider and FB Divider R and X Divider is set to be divide by 1 or 2 | 50   |
| Changed Figure 19 by adding maximum frequency = 250 MHz                                            | 50   |
| Added note to Output Dividers Synchronization description                                          | 64   |



www.ti.com

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| CDCE72010RGCR    | ACTIVE                | VQFN            | RGC                | 64   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |
| CDCE72010RGCRG4  | ACTIVE                | VQFN            | RGC                | 64   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |
| CDCE72010RGCT    | ACTIVE                | VQFN            | RGC                | 64   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |
| CDCE72010RGCTG4  | ACTIVE                | VQFN            | RGC                | 64   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

₩ Texas INSTRUMENTS 查询"CDCE72010"供应商

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *A | *All dimensions are nominal |                 |                    |      |      |                          |                          |         |         |         |            |           |                  |
|----|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
|    | Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|    | CDCE72010RGCR               | VQFN            | RGC                | 64   | 2000 | 330.0                    | 16.4                     | 9.3     | 9.3     | 1.5     | 12.0       | 16.0      | Q2               |
|    | CDCE72010RGCT               | VQFN            | RGC                | 64   | 250  | 330.0                    | 16.4                     | 9.3     | 9.3     | 1.5     | 12.0       | 16.0      | Q2               |



# PACKAGE MATERIALS INFORMATION

25-Jul-2009



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CDCE72010RGCR | VQFN         | RGC             | 64   | 2000 | 333.2       | 345.9      | 28.6        |
| CDCE72010RGCT | VQFN         | RGC             | 64   | 250  | 333.2       | 345.9      | 28.6        |

# **MECHANICAL DATA**

## 查询"CDCE72010"供应商



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.



## 查询"CDCE72010"供应商



#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters



## 查询"CDCE72010"供应商

# RGC (S-PVQFN-N64)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad.


## 查询"CDCE72010"供应商

## **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                  |                                   |
|-----------------------------|------------------------|-------------------------------|-----------------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio                         | www.ti.com/audio                  |
| Data Converters             | dataconverter.ti.com   | Automotive                    | www.ti.com/automotive             |
| DLP® Products               | www.dlp.com            | Communications and<br>Telecom | www.ti.com/communications         |
| DSP                         | dsp.ti.com             | Computers and<br>Peripherals  | www.ti.com/computers              |
| Clocks and Timers           | www.ti.com/clocks      | Consumer Electronics          | www.ti.com/consumer-apps          |
| Interface                   | interface.ti.com       | Energy                        | www.ti.com/energy                 |
| Logic                       | logic.ti.com           | Industrial                    | www.ti.com/industrial             |
| Power Mgmt                  | power.ti.com           | Medical                       | www.ti.com/medical                |
| Microcontrollers            | microcontroller.ti.com | Security                      | www.ti.com/security               |
| RFID                        | www.ti-rfid.com        | Space, Avionics & Defense     | www.ti.com/space-avionics-defense |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video and Imaging             | www.ti.com/video                  |
|                             |                        | Wireless                      | www.ti.com/wireless-apps          |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated