

SCCS043 - September 1994 - Revised March 2000

# 8-Bit Registered Transceiver

#### **Features**

- Function and pinout compatible with FCT and F logic
- FCT-C speed at 5.4 ns max. FCT-A speed at 6.3 ns max.
- Reduced V<sub>OH</sub> (typically = 3.3V) versions of equivalent FCT functions
- 25 $\Omega$  output series resistors to reduce transmission line reflection noise
- Reduced V<sub>OH</sub> (typically=3.3V) versions of equivalent FCT functions
- Edge-rate control circuitry for significantly improved noise characteristics
- Power-off disable feature permits live insertion
- Matched rise and fall times
- ESD > 2000V
- Fully compatible with TTL input and output logic levels
- Sink current 12 mA
   Source current 15 mA
- Independent register for A and B buses
- Extended commercial temp. range of -40°C to +85°C
- Three-state output

#### **Functional Description**

The FCT2646T consists of a bus transceiver circuit with three-state, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus will be clocked into the registers as the appropriate clock pin goes to a HIGH logic level. Enable Control  $\overline{G}$  and direction pins are provided to control the transceiver function. On-chip termination resistors have been added to the outputs to reduce system noise caused by reflections so that the FCT2646T can be used to replace the FCT646T in an existing design.

In the transceiver mode, data present at the high impedance port may be stored in either the A or B register, or in both. Select controls can multiplex stored and real-time (transparent mode) data. The direction control determines which bus will receive data when the enable control  $\overline{G}$  is Active LOW. In the isolation mode (enable control  $\overline{G}$  HIGH), A data may be stored in the B register and/or B data may be stored in the A register.

The outputs are designed with a power-off disable feature to allow for live insertion of boards.





## **Pin Description**

| Name       | Description                                     |
|------------|-------------------------------------------------|
| A          | Data Register A Inputs, Data Register B Outputs |
| В          | Data Register B Inputs, Data Register A Outputs |
| CPAB, CPBA | Clock Pulse Inputs                              |
| SAB, SBA   | Output Data Source Select Inputs                |
| DIR, G     | Output Enable Inputs                            |



#### Note:

1. Cannot transfer data to A bus and B bus simultaneously.



#### Function Table<sup>[2]</sup>

| Inputs |        |             |             |        | Data I/O <sup>[3]</sup> |                                    | Operation or Function              |                                                     |
|--------|--------|-------------|-------------|--------|-------------------------|------------------------------------|------------------------------------|-----------------------------------------------------|
| G      | DIR    | CPAB        | СРВА        | SAB    | SBA                     | A <sub>1</sub> thru A <sub>8</sub> | B <sub>1</sub> thru B <sub>8</sub> | FCT2646T                                            |
| H<br>H | X      | H or L      | H or L      | X<br>X | X<br>X                  | Input                              | Input                              | Isolation<br>Store A and B Data                     |
| L<br>L | L<br>L | X<br>X      | X<br>H or L | X<br>X | L<br>H                  | Output                             | Input                              | Real Time B Data to A Bus<br>Stored B Data to A Bus |
| L<br>L | H<br>H | X<br>H or L | X<br>X      | L<br>H | X                       | Input                              | Output                             | Real Time A Data to B Bus<br>Stored A Data to B Bus |

## **Maximum Ratings**<sup>[4, 5]</sup>

(Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied ......-65°C to +135°C Supply Voltage to Ground Potential ..... -0.5V to +7.0V DC Input Voltage.....-0.5V to +7.0V DC Output Voltage ...... -0.5V to +7.0V

| DC Output Current (Maximum Sink Current/Pin)           | 120 mA |
|--------------------------------------------------------|--------|
| Power Dissipation                                      | 0.5W   |
| Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V |

## **Operating Range**

| Range      | Ambient<br>Temperature | V <sub>cc</sub> |
|------------|------------------------|-----------------|
| Commercial | -40°C to +85°C         | 5V ± 5%         |

## **Electrical Characteristics** Over the Operating Range

| Parameter        | Description                                 | Test Conditions                                         | Min. | <b>Typ</b> <sup>[6]</sup> | Max. | Unit |
|------------------|---------------------------------------------|---------------------------------------------------------|------|---------------------------|------|------|
| V <sub>OH</sub>  | Output HIGH Voltage                         | V <sub>CC</sub> =Min., I <sub>OH</sub> =–15 mA          | 2.4  | 3.3                       |      | V    |
| V <sub>OL</sub>  | Output LOW Voltage                          | V <sub>CC</sub> =Min., I <sub>OL</sub> =12 mA           |      | 0.3                       | 0.55 | V    |
| R <sub>OUT</sub> | Output Resistance                           | V <sub>CC</sub> =Min., I <sub>OL</sub> =12 mA           | 20   | 25                        | 40   | Ω    |
| V <sub>IH</sub>  | Input HIGH Voltage                          |                                                         | 2.0  |                           |      | V    |
| V <sub>IL</sub>  | Input LOW Voltage                           |                                                         |      |                           | 0.8  | V    |
| V <sub>H</sub>   | Hysteresis <sup>[7]</sup>                   | All inputs                                              |      | 0.2                       |      | V    |
| V <sub>IK</sub>  | Input Clamp Diode Voltage                   | V <sub>CC</sub> =Min., I <sub>IN</sub> =–18 mA          |      | -0.7                      | -1.2 | V    |
| I <sub>IH</sub>  | Input HIGH Current                          | V <sub>CC</sub> =Max., V <sub>IN</sub> =V <sub>CC</sub> |      |                           | 5    | μΑ   |
| I <sub>IH</sub>  | Input HIGH Current                          | V <sub>CC</sub> =Max., V <sub>IN</sub> =2.7V            |      |                           | ±1   | μΑ   |
| I <sub>IL</sub>  | Input LOW Current                           | V <sub>CC</sub> =Max., V <sub>IN</sub> =0.5V            |      |                           | ±1   | μΑ   |
| I <sub>OS</sub>  | Output Short Circuit Current <sup>[8]</sup> | V <sub>CC</sub> =Max., V <sub>OUT</sub> =0.0V           | -60  | -120                      | -225 | mA   |
| I <sub>OFF</sub> | Power-Off Disable                           | V <sub>CC</sub> =0V, V <sub>OUT</sub> =4.5V             |      |                           | ±1   | μΑ   |

- H = HIGH Voltage Level. L = LOW Voltage Level. X = Don't Care.
  The data output functions may be enabled or disabled by various signals at the G or DIR inputs. Data input functions are always enabled, i.e., data at the bus The data output furticular may be enabled or obsahed by various signals at the Gor Dirk inputs. Data input furticle pins will be stored on every LOW-to-HIGH transition of the clock inputs. Unless otherwise noted, these limits are over the operating free-air temperature range. Unused inputs must always be connected to an appropriate logic voltage level, preferably either  $V_{CC}$  or ground. Typical values are at  $V_{CC}$ =5.0V,  $T_A$ =+25°C ambient. This parameter is specified but not tested.

Not more than one output should be shorted at a time. Duration of short should not exceed one second. The use of high-speed test apparatus and/or sample and hold techniques are preferable in order to minimize internal chip heating and more accurately reflect operational values. Otherwise prolonged shorting of a high output may raise the chip temperature well above normal and thereby cause invalid readings in other parametric tests. In any sequence of parameter tests, I<sub>OS</sub> tests should be performed last.



## Capacitance<sup>[7]</sup>

| Parameter        | Description        | Typ. <sup>[6]</sup> | Max. | Unit |
|------------------|--------------------|---------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | 6                   | 10   | pF   |
| C <sub>OUT</sub> | Output Capacitance | 8                   | 12   | pF   |

## **Power Supply Characteristics**

| Parameter        | Description                                      | Test Conditions                                                                                                                                                                                                                | Typ. <sup>[6]</sup> | Max.                 | Unit       |
|------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------|------------|
| I <sub>CC</sub>  | Quiescent Power Supply Current                   | V <sub>CC</sub> =Max., V <sub>IN</sub> ≤0.2V,<br>V <sub>IN</sub> ≥V <sub>CC</sub> −0.2V                                                                                                                                        | 0.1                 | 0.2                  | mA         |
| Δl <sub>CC</sub> | Quiescent Power Supply Current (TTL inputs HIGH) | V <sub>CC</sub> =Max., V <sub>IN</sub> =3.4V, <sup>[9]</sup><br>f <sub>1</sub> =0, Outputs Open                                                                                                                                | 0.5                 | 2.0                  | mA         |
| I <sub>CCD</sub> | Dynamic Power Supply Current <sup>[10]</sup>     | V <sub>CC</sub> =Max., One Input Toggling,<br>50% Duty Cycle, Outputs Open,<br>G=DIR=GND, GAB=GBA=GND,<br>V <sub>IN</sub> ≤0.2V or V <sub>IN</sub> ≥V <sub>CC</sub> −0.2V                                                      | 0.06                | 0.12                 | mA/<br>MHz |
| lc               | Total Power Supply Current <sup>[11]</sup>       | $V_{CC}=Max.$ , $f_0=10$ MHz,<br>50% Duty Cycle, Outputs Open,<br>One Bit Toggling at $f_1=5$ MHz,<br>$\overline{G}=DIR=GND$ , $GAB=\overline{GBA}=GND$ ,<br>$V_{IN}\leq 0.2V$ or $V_{IN}\geq V_{CC}-0.2V$                     | 0.7                 | 1.4                  | mA         |
|                  |                                                  | $V_{CC}=Max.$ , $f_0=10$ MHz, 50% Duty Cycle, Outputs Open, One Bit Toggling at $f_1=5$ MHz, $\overline{G}=DIR=GND$ , $GAB=\overline{GBA}=GND$ , $V_{IN}=3.4V$ or $V_{IN}=GND$                                                 | 1.2                 | 3.4                  | mA         |
|                  |                                                  | V <sub>CC</sub> =Max., f <sub>0</sub> =10 MHz,<br>50% Duty Cycle, Outputs Open,<br>Eight Bits Toggling at f <sub>1</sub> =5 MHz,<br>G=DIR=GND, GAB=GBA=GND,<br>V <sub>IN</sub> ≤0.2V or V <sub>IN</sub> ≥V <sub>CC</sub> -0.2V | 2.8                 | 5.6 <sup>[12]</sup>  | mA         |
|                  |                                                  | V <sub>CC</sub> =Max., f <sub>0</sub> =10 MHz,<br>50% Duty Cycle, Outputs Open,<br>Eight Bits Toggling at f <sub>1</sub> =5 MHz,<br>G=DIR=GND, GAB=GBA=GND,<br>V <sub>IN</sub> =3.4V or V <sub>IN</sub> =GND                   | 5.1                 | 14.6 <sup>[12]</sup> | mA         |

#### Notes:

9. Per TTL driven input ( $V_{IN}$ =3.4V); all other inputs at  $V_{CC}$  or GND.

This parameter is not directly testable, but is derived for use in Total Power Supply calculations.

This parameter is not unreculy testable, but is derived  $I_C = I_{QUIESCENT} + I_{INPUTS} + I_{DYNAMIC}$   $I_C = I_{CC} + \Delta I_{CC} D_H N_T + I_{CCD} (f_0/2 + f_1 N_1)$   $I_{CC} = Quiescent + Current with CMOS input levels$ 

Alcc Power Supply Current for a TTL HIGH input (V<sub>IN</sub>=3.4V)

D<sub>H</sub> Duty Cycle for TTL inputs HIGH

N<sub>T</sub> Number of TTL inputs at D<sub>H</sub>

l<sub>CCD</sub> Dynamic Current caused by an input transition pair (HLH or LHL)

f<sub>0</sub> Clock frequency for registered devices, otherwise zero

= Input signal frequency

N<sub>1</sub> = Number of inputs changing at f<sub>1</sub>
 All currents are in milliamps and all frequencies are in megahertz.
 Values for these conditions are examples of the I<sub>CC</sub> formula. These limits are specified but not tested.



## Switching Characteristics Over the Operating Range<sup>[13]</sup>

|                                      |                                                                              | CY74FC | Г2646АТ | CY74FC | T2646CT |      |                          |
|--------------------------------------|------------------------------------------------------------------------------|--------|---------|--------|---------|------|--------------------------|
| Parameter                            | Description                                                                  | Min.   | Max.    | Min.   | Max.    | Unit | Fig. No. <sup>[14]</sup> |
| t <sub>PLH</sub> t <sub>PHL</sub>    | Propagation Delay Bus to Bus                                                 | 1.5    | 6.3     | 1.5    | 5.4     | ns   | 1, 3                     |
| t <sub>PZH</sub>                     | Output Enable Time Enable to Bus and DIR to A <sub>n</sub> or B <sub>n</sub> | 1.5    | 9.8     | 1.5    | 7.8     | ns   | 1, 7, 8                  |
| t <sub>PHZ</sub>                     | Output Disable Time G to Bus and DIR to Bus                                  | 1.5    | 6.3     | 1.5    | 6.3     | ns   | 1, 7, 8                  |
| t <sub>PLH</sub>                     | Propagation Delay<br>Clock to Bus                                            | 1.5    | 6.3     | 1.5    | 5.7     | ns   | 1, 5                     |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>SBA or SAB to A or B                                    | 1.5    | 7.7     | 1.5    | 6.2     | ns   | 1, 5                     |
| t <sub>S</sub>                       | Set-Up Time HIGH or LOW, Bus to Clock                                        | 2.0    |         | 2.0    |         | ns   | 4                        |
| t <sub>H</sub>                       | Hold Time HIGH or LOW,<br>Bus to Clock                                       | 1.5    |         | 1.5    |         | ns   | 4                        |
| t <sub>W</sub>                       | Pulse Width, <sup>[7]</sup><br>HIGH or LOW                                   | 5.0    |         | 5.0    |         | ns   | 5                        |

#### Notes:

## **Ordering Information**

| Speed (ns) | Ordering Code    | Package<br>Name | Package Type           | Operating<br>Range |
|------------|------------------|-----------------|------------------------|--------------------|
| 5.4        | CY74FCT2646CTQCT | Q13             | 24-Lead (150-Mil) QSOP | Commercial         |
| 6.3        | CY74FCT2646ATQCT | Q13             | 24-Lead (150-Mil) QSOP | Commercial         |

Document #: 38-00599

Minimum limits are specified but not tested on Propagation Delays.
 See "Parameter Measurement Information" in the General Information section.



## **Package Diagrams**

## 24-Lead Quarter Size Outline Q13







DIMENSIONS IN INCHES MIN. MAX.

LEAD COPLANARITY 0.004 MAX.

## 查询"CY74FCT2646CTQCT"供应商

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated