

#### LM3208

# 650mA Miniature, Adjustable, Step-Down DC-DC Converter for RF Power Amplifiers

#### **General Description**

The LM3208 is a DC-DC converter optimized for powering RF power amplifiers (PAs) from a single Lithium-Ion cell. However, it may be used in many other applications. It steps down an input voltage in the range from 2.7V to 5.5V to an adjustable output voltage of 0.8V to 3.6V. Output voltage is set by using a  $V_{\rm CON}$  analog input to control power levels and efficiency of the RF PA.

The LM3208 offers superior performance for mobile phones and similar RF PA applications. Fixed-frequency PWM operation minimizes RF interference. A shutdown function turns the device off and reduces battery consumption to 0.01  $\mu A$  (typ.).

The LM3208 is available in an 8-pin lead-free micro SMD package. A high switching frequency (2 MHz typ.) allows use of tiny surface-mount components. Only three small external surface-mount components, an inductor and two ceramic capacitors, are required.

#### **Features**

- 2 MHz (typ.) PWM Switching Frequency
- Operates from a single Li-Ion cell (2.7V to 5.5V)
- Adjustable Output Voltage (0.8V to 3.6V)
- Fast Output Voltage Transient (0.8V to 3.4V in 25µs tvp.)
- 650mA Maximum load capability
- High Efficiency (95% typ. at 3.9V<sub>IN</sub>, 3.4V<sub>OUT</sub> at 400mA)
- 8-pin micro SMD Package
- Current Overload Protection
- Thermal Overload Protection

#### **Applications**

- Cellular Phones
- Hand-Held Radios
- RF PC Cards
- Battery Powered RF Devices

#### **Typical Application**



FIGURE 1. LM3208 Typical Application



**Top View** 

**Bottom View** 

Package Mark - Top View

20166399

8-Bump Thin Micro SMD Package, Large Bump **NS Package Number TLA08GNA** 

#### **Order Information**

| Order Number | Package Marking (Note) | Supplied As               |
|--------------|------------------------|---------------------------|
| LM3208TL     | XVS/33                 | 250 units, Tape-and-Reel  |
| LM3208TLX    | XVS/33                 | 3000 units, Tape-and-Reel |

Note: The actual physical placement of the package marking will vary from part to part. The package marking "X" designates the date code. "V" is a NSC internal code for die traceability. Both will vary in production. "S" designates device type as switcher and "33" identifies the device (part number).

#### **Pin Descriptions**

| Pin # | Name      | Description                                                                                     |  |  |
|-------|-----------|-------------------------------------------------------------------------------------------------|--|--|
| A1    | $PV_{IN}$ | Power Supply Voltage Input to the internal PFET switch.                                         |  |  |
| B1    | $V_{DD}$  | Analog Supply Input.                                                                            |  |  |
| C1    | EN        | Enable Input. Set this digital input high for normal operation. For shutdown, set this pin low. |  |  |
| C2    | $V_{CON}$ | Voltage Control Analog input. V <sub>CON</sub> controls V <sub>OUT</sub> in PWM mode.           |  |  |
| C3    | FB        | Feedback Analog Input. Connect to the output at the output filter capacitor.                    |  |  |
| B3    | SGND      | Analog and Control Ground                                                                       |  |  |
| A3    | PGND      | Power Ground                                                                                    |  |  |
| A2    | SW        | Switch node connection to the internal PFET switch and NFET synchronous rectifier.              |  |  |
|       |           | Connect to an inductor with a saturation current rating that exceeds the maximum Switch Peak    |  |  |
|       |           | Current Limit specification of the LM3208.                                                      |  |  |

2kV

200V

#### Absolute Maximum Ratings (Notes 1, 2)

If milery Alerospace specification devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

 $\rm V_{\rm DD},\, PV_{\rm IN}$  to SGND -0.2V to +6.0VPGND to SGND -0.2V to +0.2V (SGND -0.2V) EN, FB, V<sub>CON</sub> to  $(V_{DD} + 0.2V)$ w/6.0V max SW (PGND -0.2V) to  $(PV_{IN} +0.2V)$ w/6.0V max  $PV_{IN}$  to  $V_{DD}$ -0.2V to +0.2V

Continuous Power Dissipation

(Note 3) Internally Limited +150°C Junction Temperature (T<sub>J-MAX</sub>)

Storage Temperature Range Maximum Lead Temperature

(Soldering, 10 sec)

+260°C

ESD Rating (Notes 4, 13) Human Body Model: Machine Model:

#### Operating Ratings (Notes 1, 2)

Input Voltage Range 2.7V to 5.5V Recommended Load Current 0mA to 650mA Junction Temperature (T<sub>J</sub>) Range -30°C to +125°C Ambient Temperature (T<sub>A</sub>) Range -30°C to +85°C (Note 5)

#### Thermal Properties

100°C/W Junction-to-Ambient Thermal

Resistance (θ<sub>JA</sub>), TLA08 Package

(Note 6)

**Electrical Characteristics** (Notes 2, 7, 8) Limits in standard typeface are for  $T_A = T_J = 25^{\circ}C$ . Limits in **boldface** type apply over the full operating ambient temperature range ( $-30^{\circ}C \le T_A = T_J \le +85^{\circ}C$ ). Unless otherwise noted, all specifications apply to the LM3208 with:  $PV_{IN} = V_{DD} = EN = 3.6V$ .

-65°C to +150°C

| Symbol                       | Parameter                                          | Conditions                                                | Min   | Тур   | Max               | Units |
|------------------------------|----------------------------------------------------|-----------------------------------------------------------|-------|-------|-------------------|-------|
| V <sub>FB, MIN</sub>         | Feedback Voltage at minimum setting                | V <sub>CON</sub> = 0.32V(Note 8)                          | 0.75  | 0.80  | 0.85              | V     |
| V <sub>FB, MAX</sub>         | Feedback Voltage at maximum setting                | V <sub>CON</sub> = 1.44V, V <sub>IN</sub> = 4.2V(Note 8)  | 3.537 | 3.600 | 3.683             | V     |
| I <sub>SHDN</sub>            | Shutdown supply current                            | $EN = SW = V_{CON} = 0V,$ (Note 9)                        |       | 0.01  | 2                 | μΑ    |
| IQ                           | DC bias current into V <sub>DD</sub>               | V <sub>CON</sub> = 0V, FB = 0V,<br>No Switching (Note 10) |       | 0.6   | 0.7               | mA    |
| R <sub>DSON(P)</sub>         | Pin-pin resistance for Large<br>PFET               | $I_{SW} = 200 \text{mA}, V_{CON} = 0.5 \text{V}$          |       | 140   | 180<br><b>210</b> | mΩ    |
| R <sub>DSON(P)</sub>         | Pin-pin resistance for Small PFET                  | $I_{SW} = 200 \text{mA}, V_{CON} = 0.32 \text{V}$         |       | 960   |                   | mΩ    |
| R <sub>DSON(N)</sub>         | Pin-pin resistance for NFET                        | $I_{SW} = -200$ mA, $V_{CON} = 0.5$ V                     |       | 300   | 375<br><b>450</b> | mΩ    |
| I <sub>LIM</sub><br>(L_PFET) | Large PFET (L) Switch peak current limit           | V <sub>CON</sub> = 0.5V (Note 11)                         | 985   | 1100  | 1200              | mA    |
| I <sub>LIM</sub><br>(S_PFET) | Small PFET (S) Switch peak current limit           | V <sub>CON</sub> = 0.32V (Note 11)                        | 650   | 800   | 900               | mA    |
| Fosc                         | Internal oscillator frequency                      |                                                           | 1.8   | 2.0   | 2.2               | MHz   |
| V <sub>IH,EN</sub>           | Logic high input threshold                         |                                                           | 1.2   |       |                   | V     |
| V <sub>IL,EN</sub>           | Logic low input threshold                          |                                                           |       |       | 0.5               | V     |
| I <sub>PIN,EN</sub>          | EN pin pull down current                           |                                                           |       | 5     | 10                | μΑ    |
| V <sub>CON,ON</sub>          | V <sub>CON</sub> Threshold for turning on switches |                                                           |       | 0.15  |                   | V     |
| I <sub>CON</sub>             | V <sub>CON</sub> pin leakage current               | V <sub>CON</sub> = 1.0V                                   |       |       | ±1                | μΑ    |
| Gain                         | V <sub>CON</sub> to V <sub>OUT</sub> Gain          | 0.32V ≤ V <sub>CON</sub> ≤ 1.44V                          |       | 2.5   |                   | V/V   |

System Characteristics The following spec table entries are guaranteed by design providing the component ip" LyM @ 20% The typical application circuit are used (L = 3.0 μH, DCR = 0.12 Ω, FDK MIPW3226D3R0M; C<sub>IN</sub> = 10 μF, 6.3 V, 0805, TDK C2012X5R0J106K; C<sub>OUT</sub> = 4.7 μF, 6.3 V, 0603, TDK C1608X5R0J475M). These parameters are not guaranteed by production testing. Min and Max values are specified over the ambient temperature range T<sub>A</sub> = -30 °C to 85 °C. Typical values are specified at PV<sub>IN</sub> = V<sub>DD</sub> = EN = 3.6 V and T<sub>A</sub> = 25 °C unless otherwise specified.

| Symbol                    | Parameter                                                                                               | Conditions                                                                                                                                    | Min  | Тур  | Max  | Units |
|---------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| T <sub>RESPONSE</sub>     | Time for V <sub>OUT</sub> to rise from 0.8V to 3.4V (to reach 3.35V)                                    | $V_{IN} = 4.2V, R_{LOAD} = 5.5\Omega$                                                                                                         |      | 25   | 40   | μs    |
|                           | Time for V <sub>OUT</sub> to fall from 3.4V to 0.8V                                                     | $V_{IN} = 4.2V, R_{LOAD} = 15\Omega$                                                                                                          |      | 35   | 45   | μs    |
| C <sub>CON</sub>          | V <sub>CON</sub> input capacitance                                                                      | $V_{CON}$ = 1V, $V_{IN}$ =2.7V to 5.5V,<br>Test frequency = 100kHz                                                                            |      | 5    | 10   | pF    |
| C <sub>EN</sub>           | EN input capacitance                                                                                    | EN = 2V, V <sub>IN</sub> = 2.7V to 5.5V,<br>Test frequency = 100kHz                                                                           |      | 5    | 10   | pF    |
| V <sub>CON</sub><br>(S>L) | R <sub>DSON(P)</sub> management threshold                                                               | Threshold for PFET $R_{DSON(P)}$ to change from $960m\Omega$ to $140m\Omega$                                                                  | 0.39 | 0.42 | 0.45 | V     |
| V <sub>CON</sub> (L>S)    | R <sub>DSON(P)</sub> management threshold                                                               | Threshold for PFET $R_{DSON(P)}$ to change from $140m\Omega$ to $960m\Omega$                                                                  | 0.37 | 0.40 | 0.43 | V     |
| I <sub>OUT, MAX</sub>     | Maximum Output Current                                                                                  | $V_{IN} = 2.7V$ to 5.5V, $V_{CON} = 0.45V$ to 1.44V, L = MIPW3226D3R0                                                                         | 650  |      |      | mA    |
|                           |                                                                                                         | $V_{IN} = 2.7V$ to 5.5V, $V_{CON} = 0.32V$ to 0.45V, L = MIPW3226D3R0                                                                         | 400  |      |      | mA    |
| Linearity                 | Linearity in control range 0.32V                                                                        | V <sub>IN</sub> = 3.9V (Note 14)                                                                                                              | -3   |      | +3   | %     |
|                           | to 1.44V                                                                                                | Monotonic in nature                                                                                                                           | -50  |      | +50  | mV    |
| T <sub>ON</sub>           | Turn on time<br>(time for output to reach 97% of<br>final value after Enable low to<br>high transition) | EN = Low to High, $V_{IN}$ = 4.2V, $V_{OUT}$ = 3.4V, $I_{OUT} \le 1 \text{mA}$                                                                |      | 40   | 60   | μs    |
| η                         | Efficiency                                                                                              | $V_{IN} = 3.6V, V_{OUT} = 0.8V, I_{OUT} = 90mA$                                                                                               |      | 81   |      | %     |
|                           |                                                                                                         | V <sub>IN</sub> = 3.6V, V <sub>OUT</sub> = 1.5V, I <sub>OUT</sub> = 150mA                                                                     |      | 89   |      | %     |
|                           |                                                                                                         | V <sub>IN</sub> = 3.9V, V <sub>OUT</sub> = 3.4V, I <sub>OUT</sub> = 400mA                                                                     |      | 95   |      | %     |
| V <sub>OUT</sub> _ripple  | Ripple voltage at no pulse skip condition                                                               | $V_{IN}$ = 2.7V to 4.5V, $V_{OUT}$ = 0.8V to 3.4V,<br>Differential voltage = $V_{IN}$ - $V_{OUT}$ > 1V,<br>$I_{OUT}$ = 0mA to 400mA (Note 12) |      | 10   |      | mVp-p |
|                           | Ripple voltage at pulse skip condition                                                                  | $V_{IN} = 5.5V$ to dropout, $V_{OUT} = 3.4V$ , $I_{OUT} = 650$ mA (Note 12)                                                                   |      | 60   |      | mVp-p |
| Line_tr                   | Line transient response                                                                                 | $V_{IN} = 3.6V$ to 4.2V,<br>$T_R = T_F = 10\mu s$ ,<br>$V_{OUT} = 0.8V$ , $I_{OUT} = 100mA$                                                   |      | 50   |      | mVpk  |
| Load_tr                   | Load transient response                                                                                 | $V_{IN} = 3.1/3.6/4.5V, V_{OUT} = 0.8V,$<br>$I_{OUT} = 50$ mA to 150mA                                                                        |      | 50   |      | mVpk  |
| Max Duty cycle            | Maximum duty cycle                                                                                      |                                                                                                                                               | 100  |      |      | %     |

**Note 1:** Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.

**Note 2:** All voltages are with respect to the potential at the GND pins. The LM3208 is designed for mobile phone applications where turn-on after power-up is controlled by the system controller and where requirements for a small package size overrule increased die size for internal Under Voltage Lock-Out (UVLO) circuitry. Thus, it should be kept in shutdown by holding the EN pin low until the input voltage exceeds 2.7V.

Note 3: Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at T<sub>J</sub> = 150°C (typ.) and disengages at T<sub>J</sub> = 125°C (typ.).

Note 4: The Human body model is a 100pF capacitor discharged through a 1.5kΩ resistor into each pin. (MIL-STD-883 3015.7) The machine model is a 200pF capacitor discharged directly into each pin.

Note 5: In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be de-rated. Maximum ambient temperature  $(T_{A-MAX})$  is dependent on the maximum operating junction temperature  $(T_{J-MAX-OP} = 125^{\circ}C)$ , the maximum power dissipation of the device in the application  $(P_{D-MAX})$ , and the junction-to ambient thermal resistance of the part/package in the application  $(\theta_{JA})$ , as given by the following equation:  $T_{A-MAX} = T_{J-MAX-OP} - (\theta_{JA} \times P_{D-MAX})$ .

Note 6: Junction-to-ambient thermal resistance (θ<sub>JA</sub>) is taken from thermal measurements, performed under the conditions and guidelines set forth in the JEDEC standard JESD51-7. A 4 layer, 4", x 4", 2/1/1/2 oz. Cu board as per JEDEC standards is used for the measurements.

Note 6: Junction-to-ambient thermal resistance (θ<sub>JA</sub>) is taken from thermal measurements, performed under the conditions and guidelines set forth in the JEDEC standards is used for the measurements.

Note 6: Junction-to-ambient thermal resistance (θ<sub>JA</sub>) is taken from thermal measurements, performed under the conditions and guidelines set forth in the JEDEC standards is used for the measurements.

to the pulsed nature of the testing  $T_A = T_J$  for the electrical characteristics table.

Note 8: The parameters in the electrical characteristics table are tested under open loop conditions at  $PV_{IN} = V_{DD} = 3.6V$  unless otherwise specified. For performance over the input voltage range and closed-loop results, refer to the datasheet curves.

Note 9: Shutdown current includes leakage current of PFET.

Note 10: IQ specified here is when the part is not switching. For operating quiescent current at no load, refer to datasheet curves.

Note 11: Current limit is built-in, fixed, and not adjustable. Electrical Characteristic table reflects open loop data (FB = 0V and current drawn from SW pin ramped up until cycle by cycle limit is activated). Refer to System Characteristics table for maximum output current.

 $\textbf{Note 12:} \ \ \textbf{Ripple voltage should be measured at } \ \ \textbf{C}_{OUT} \ \ \textbf{electrode on a well-designed PC board and using the suggested inductor and capacitors.}$ 

Note 13: National Semiconductor recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper ESD handling procedures can result in damage.

Note 14: Linearity limits are  $\pm 3\%$  or  $\pm 50 \text{mV}$  whichever is larger.

# Quiescent Current vs Supply Voltage (V<sub>CON</sub> = 0V, FB = 0V, No Switching)



# Switching Frequency vs Temperature $(V_{OUT} = 1.3V, I_{OUT} = 200mA)$



# Output Voltage vs Temperature (V<sub>IN</sub> = 3.6V, V<sub>OUT</sub> = 0.8V)



# Shutdown Current vs Temperature $(V_{CON} = 0V, EN = 0V)$



20166326

# Output Voltage vs Supply Voltage $(V_{OUT} = 1.3V)$



20166311

### Output Voltage vs Temperature $(V_{IN} = 4.2V, V_{OUT} = 3.4V)$



20166327

# Typical Performance Characteristics (Circuit in Figure 3, PV<sub>IN</sub> = V<sub>DD</sub> = EN = 3.6V and T<sub>A</sub> = 25°C unixingfiler(供产证的)



 $V_{CON}$  Voltage vs Output Voltage (R<sub>LOAD</sub> = 10  $\Omega$ )



Efficiency vs Output Voltage (V<sub>IN</sub> = 3.9V)



Current Limit vs Temperature (Small PFET)



20166348

 $V_{CON}$  Voltage vs Output Voltage ( $R_{LOAD} = 10 \Omega$ )



201663

**EN High Threshold vs Supply Voltage** 



20166379

# Typical Performance Characteristics (Circuit in *Figure 3*, PV<sub>IN</sub> = V<sub>DD</sub> = EN = 3.6V and T<sub>A</sub> = 25°C ip LMS20mp Wi供预商ied.). (Continued)



## Efficiency vs Output Current (R<sub>DSON</sub> Management)

20166349

20166340



Dark curves are efficiency profiles of either large PFET or small PFET whichever is higher.

www.national.com



### Efficiency vs Output Current (V<sub>OUT</sub> = 3.6V)



Efficiency vs Output Current



20166341

 $R_{DSON}$  vs Temperature (Small PFET,  $I_{SW} = 200$ mA)



#### Typical Performance Characteristics (Circuit in Figure 3, PV<sub>IN</sub> = V<sub>DD</sub> = EN = 3.6V and T<sub>A</sub> = 25°C unlesiatherMs2000itied供应的tinued)



20166377

#### V<sub>IN</sub>-V<sub>OUT</sub> vs Output Current (100% Duty Cycle) 0.21 V<sub>IN</sub>=3.2V 0.18 0.15 () 170 NIN 0.09 V<sub>IN</sub>=2.7V V<sub>IN</sub>=3.6V 0.06 Including the inductor $R_{DC}$ =120m $\Omega$ (typ.) 0.03 0.00 100 200 300 400 500 600 700 **OUTPUT CURENT (mA)** 20166344



20166342



20166343



Startup  $(V_{IN} = 4.2V, V_{OUT} = 3.4V, R_{LOAD} = 5k\Omega)$ 5V/DIV **V**SW  $V_{1N} = 4.2V$ VOUT 2V/DIV V<sub>OUT</sub> = 3.4V  $R_L = 5 k\Omega$ 500 mA/DIV  $I_{\mathsf{L}}$ ΕN 5V/DIV 20 μs/DIV

20166333

## Typical Performance Char 查询"LM総2份では供極商ed.). (Continued) Typical Performance Characteristics (Circuit in Figure 3, PV<sub>IN</sub> = V<sub>DD</sub> = EN = 3.6V and T<sub>A</sub> = 25°C



# Typical Performance Characteristics (Circuit in Figure 3, $PV_{IN} = V_{DD} = EN = 3.6V$ and $T_A = 25^{\circ}C$ uni នៃ ប្រាក់ (Circuit in Figure 3, $PV_{IN} = V_{DD} = EN = 3.6V$ and $T_A = 25^{\circ}C$ unitable (Circuit in Figure 3, $PV_{IN} = V_{DD} = EN = 3.6V$ and $T_A = 25^{\circ}C$ unitable (Circuit in Figure 3, $PV_{IN} = V_{DD} = EN = 3.6V$ and $T_A = 25^{\circ}C$ unitable (Circuit in Figure 3, $PV_{IN} = V_{DD} = EN = 3.6V$ and $T_A = 25^{\circ}C$ unitable (Circuit in Figure 3, $PV_{IN} = V_{DD} = EN = 3.6V$ and $PV_{IN} = V_{DD} = EN = 3.6V$





---

#### Block Diagram 旬"LM3208TL"供应商



FIGURE 2. Functional Block Diagram

#### **Operation Description**

The LM3208 is a simple, step-down DC-DC converter optimized for powering RF power amplifiers (PAs) in mobile phones, portable communicators, and similar battery powered RF devices. It is designed to allow the RF PA to operate at maximum efficiency over a wide range of power levels from a single Li-Ion battery cell. It is based on a current-mode buck architecture, with synchronous rectification for high efficiency. It is designed for a maximum load capability of 650mA when  $\rm V_{OUT} > 1.05V$  (typ.) and 400mA when  $\rm V_{OUT} < 1.00V$  (typ.) in PWM mode.

Maximum load range may vary from this depending on input voltage, output voltage and the inductor chosen.

Efficiency is typically around 95% for a 400mA load with 3.4V output, 3.9V input. The LM3208 has an  $R_{\rm DSON}$  management scheme to increase efficiency when  $V_{\rm OUT} \le 1$ V. The output voltage is dynamically programmable from 0.8V to 3.6V by adjusting the voltage on the control pin without the need for external feedback resistors. This prolongs battery life by changing the PA supply voltage dynamically depending on its transmitting power.

Additional features include current overload protection and thermal overload shutdown.

The LM3208 is constructed using a chip-scale 8-pin micro SMD package. This package offers the smallest possible size, for space-critical applications such as cell phones, where board area is an important design consideration. Use of a high switching frequency (2MHz, typ.) reduces the size of external components. As shown in Figure 1, only three external power components are required for implementation. Use of a micro SMD package requires special design considerations for implementation. (See Micro SMD Package Assembly and use in the Applications Information section.) Its fine bump-pitch requires careful board design and precision assembly equipment. Use of this package is best suited for opaque-case applications, where its edges are not subject to high-intensity ambient red or infrared light. In addition, the system controller should set EN low during power-up and other low supply voltage conditions. (See Shutdown Mode in the Device Information section.)

#### **Operation Description** (Continued)

查询"LM3208TL"供应商



FIGURE 3. Typical Operating System Circuit

#### **Circuit Operation**

Referring to Figure 1 and Figure 2, the LM3208 operates as follows. During the first part of each switching cycle, the control block in the LM3208 turns on the internal PFET (P-channel MOSFET) switch. This allows current to flow from the input through the inductor to the output filter capacitor and load. The inductor limits the current to a ramp with a slope of around (V $_{\rm IN}$  - V $_{\rm OUT}$ ) / L, by storing energy in a magnetic field. During the second part of each cycle, the controller turns the PFET switch off, blocking current flow from the input, and then turns the NFET (N-channel MOS-FET) synchronous rectifier on. In response, the inductor's magnetic field collapses, generating a voltage that forces current from ground through the synchronous rectifier to the output filter capacitor and load. As the stored energy is transferred back into the circuit and depleted, the inductor current ramps down with a slope around  $V_{\text{OUT}}$  / L. The output filter capacitor stores charge when the inductor current is high, and releases it when low, smoothing the voltage across the load.

The output voltage is regulated by modulating the PFET switch on time to control the average current sent to the load. The effect is identical to sending a duty-cycle modulated rectangular wave formed by the switch and synchronous rectifier at SW to a low-pass filter formed by the inductor and output filter capacitor. The output voltage is equal to the average voltage at the SW pin.

While in operation, the output voltage is regulated by switching at a constant frequency and then modulating the energy per cycle to control power to the load. Energy per cycle is set by modulating the PFET switch on-time pulse width to control the peak inductor current. This is done by comparing the signal from the current-sense amplifier with a slope compensated error signal from the voltage-feedback error amplifier. At the beginning of each cycle, the clock turns on the PFET switch, causing the inductor current to ramp up. When the current sense signal ramps past the error amplifier signal, the PWM comparator turns off the PFET switch and turns on the NFET synchronous rectifier, ending the first part of the cycle. If an increase in load pulls the output down, the error amplifier output increases, which allows the inductor current

to ramp higher before the comparator turns off the PFET. This increases the average current sent to the output and adjusts for the increase in the load.

Before appearing at the PWM comparator, a slope compensation ramp from the oscillator is subtracted from the error signal for stability of the current feedback loop. The minimum on time of PFET is 55ns (typ.)

#### **Shutdown Mode**

Setting the EN digital pin low (<0.5V) places the LM3208 in shutdown mode (0.01 $\mu$ A typ.). During shutdown, the PFET switch, NFET synchronous rectifier, reference voltage source, control and bias circuitry of the LM3208 are turned off. Setting EN high (>1.2V) enables normal operation.

EN should be set low to turn off the LM3208 during power-up and under voltage conditions when the power supply is less than the 2.7V minimum operating voltage. The LM3208 is designed for compact portable applications, such as mobile phones. In such applications, the system controller determines power supply sequencing and requirements for small package size outweigh the additional size required for inclusion of UVLO (Under Voltage Lock-Out) circuitry.

### Internal Synchronous Rectification

While in PWM mode, the LM3208 uses an internal NFET as a synchronous rectifier to reduce rectifier forward voltage drop and associated power loss. Synchronous rectification provides a significant improvement in efficiency whenever the output voltage is relatively low compared to the voltage drop across an ordinary rectifier diode.

The internal NFET synchronous rectifier is turned on during the inductor current down slope in the second part of each cycle. The synchronous rectifier is turned off prior to the next cycle. The NFET is designed to conduct through its intrinsic body diode during transient intervals before it turns on, eliminating the need for an external diode.

### $R_{DSON(P)}$ Management

The LM3208 has a unique  $R_{\rm DSON(P)}$  management function to improve efficiency in the low output current region up to 100mA. When the  $V_{\rm CON}$  voltage is less than 0.40V (typ.), the

R<sub>DSON(P)</sub> Management (Continued)

The state of the PFET to minimize drive device uses only a small part of the PFET to minimize drive device uses only a small part of the PFET to minimize drive device uses only a small part of the PFET to minimize drive device uses only a small part of the PFET to minimize drive device uses only a small part of the PFET to minimize drive device uses only a small part of the PFET to minimize drive device uses only a small part of the PFET to minimize drive device uses only a small part of the PFET to minimize drive device uses only a small part of the PFET to minimize drive device uses only a small part of the PFET to minimize drive device uses only a small part of the PFET to minimize drive device uses only a small part of the PFET to minimize drive device uses only a small part of the PFET to minimize drive device uses only a small part of the PFET to minimize drive device uses only a small part of the PFET to minimize drive device uses only a small part of the PFET to minimize drive device uses only a small part of the PFET to minimize drive device uses only a small part of the PFET to minimize drive device d loss of the PFET. When V<sub>CON</sub> is greater than 0.42V (typ.), the entire PFET is used to minimize R<sub>DSON(P)</sub> loss. This threshold has about 20mV (typ.) of hysteresis.

#### V<sub>CON,ON</sub>

The output is disabled when V<sub>CON</sub> is below 125mV (typ.). It is enabled when V<sub>CON</sub> is above 150mV (typ.). The threshold has about 25mV (typ.) of hysteresis.

#### Current Limiting

A current limit feature allows the LM3208 to protect itself and external components during overload conditions. In PWM mode, an 1100mA (typ.) cycle-by-cycle current limit is normally used when V<sub>CON</sub> is above 0.42V (typ.), and an 800mA (typ.) is used when V<sub>CON</sub> is below 0.40V (typ.). If an excessive load pulls the output voltage down to approximately 0.375V, then the device switches to a timed current limit mode when V<sub>CON</sub> is above 0.42V (typ.). In timed current limit mode the internal PFET switch is turned off after the current comparator trips and the beginning of the next cycle is inhibited for 3.5us to force the instantaneous inductor current to ramp down to a safe value. The synchronous rectifier is off in timed current limit mode. Timed current limit prevents the loss of current control seen in some products when the output voltage is pulled low in serious overload conditions.

#### **Dynamically Adjustable Output** Voltage

The LM3208 features dynamically adjustable output voltage to eliminate the need for external feedback resistors. The output can be set from 0.8V to 3.6V by changing the voltage on the analog V<sub>CON</sub> pin. This feature is useful in PA applications where peak power is needed only when the handset is far away from the base station or when data is being transmitted. In other instances, the transmitting power can be reduced. Hence the supply voltage to the PA can be reduced, promoting longer battery life. See Setting the Output Voltage in the Application Information section for further details. The LM3208 moves into Pulse Skipping mode when duty cycle is over 92% and the output voltage ripple increases slightly.

#### Thermal Overload Protection

The LM3208 has a thermal overload protection function that operates to protect itself from short-term misuse and overload conditions. When the junction temperature exceeds around 150°C, the device inhibits operation. Both the PFET and the NFET are turned off in PWM mode. When the temperature drops below 125°C, normal operation resumes. Prolonged operation in thermal overload conditions may damage the device and is considered bad practice.

#### **Application Information**

#### SETTING THE OUTPUT VOLTAGE

The LM3208 features a pin-controlled variable output voltage to eliminate the need for external feedback resistors. It can be programmed for an output voltage from 0.8V to 3.6V by setting the voltage on the V<sub>CON</sub> pin, as in the following formula:

$$V_{OUT} = 2.5 \times V_{CON}$$

When  $V_{\text{CON}}$  is between 0.32V and 1.44V, the output voltage will follow proportionally by 2.5 times of  $V_{\text{CON}}$ .

If  $V_{CON}$  is over 1.44V ( $V_{OUT} = 3.6V$ ), sub-harmonic oscillation may occur because of insufficient slope compensation. If  $V_{CON}$  voltage is less than 0.32V ( $V_{OUT}$  = 0.8V), the output voltage may not be regulated due to the required on-time being less than the minimum on-time (55ns). The output voltage can go lower than 0.8V providing a limited V<sub>IN</sub> range is used. Refer to datasheet curve (V<sub>CON</sub> Voltage vs Output Voltage) for details. This curve is for a typical part and there could be part-to-part variation for output voltages less than 0.8V over the limited  $V_{\text{IN}}$  range. When the control pin voltage is more than 0.15V (typ.), the switches are turned on. When it is less than 0.125V (typ.), the switches are turned off. This on/off function has 25mV (typ.) hysteresis. The quiescent current when  $(V_{CON} = 0V \text{ and } V_{EN} = Hi)$  is around  $600\mu\text{A}$ .

#### **ESTIMATION OF MAXIMUM OUTPUT CURRENT CAPABILITY**

Referring to Figure 3, the Inductor peak to peak ripple current can be estimated by:

$$I_{IND\_PP} = (V_{IN} - V_{OUT}) \times V_{OUT} / (L1 \times F_{SW} \times V_{IN})$$
  
Where, Fsw is switching frequency.

Therefore, maximum output current can be calculated by:

$$I_{OUT\ MAX} = I_{LIM} - 0.5 \times I_{IND\ PP}$$

For the worst case calculation, the following parameters should be used:

F<sub>SW</sub> (Lowest switching frequency): 1.8MHz I<sub>LIM</sub> (Lowest current limit value): 985mA

L1 (Lowest inductor value): refer to inductor data-sheet. Note that inductance will drop with DC bias current and temperature. The worst case is typically at 85°C.

For example,  $V_{IN}$  = 4.2V,  $V_{OUT}$  = 3.2V, L1 = 2.0 $\mu$ H (Inductance value at 985mA DC bias current and 85°C), F<sub>SW</sub> = 1.8MHz,  $I_{LIM} = 985mA$ .

$$I_{IND\_PP} = 212mA$$
  
 $I_{OUT\_MAX} = 985 - 106 = 876mA$ 

The effects of switch, inductor resistance and dead time are ignored. In real application, the ripple current would be 10% to 15% higher than ideal case. This should be taken into account when calculating maximum output current. Special attention needs to be paid that a delta between maximum output current capability and the current limit is necessary to satisfy transient response requirements. In practice, transient response requirements may not be met for output current greater than 650mA.

#### INDUCTOR SELECTION

A 3.3µH inductor with saturation current rating over 1200mA and low inductance drop at the full DC bias condition is recommended for almost all applications. The inductor's DC resistance should be less than  $0.2\Omega$  for good efficiency. For low dropout voltage, lower DCR inductors are recommended. The lower limit of acceptable inductance is 1.7µH at 1200mA over the operating temperature range. Full attention should be paid to this limit, because some small inductors show large inductance drops at high DC bias. These cannot be used with the LM3208. FDK MIPW3226D3R0M is an example of an inductor with the lowest acceptable limit (as of Oct./05). Table 1 suggests some inductors and suppli-

#### **Application Information** (Continued)

查询"LM3208TL"供应商 TABLE 1. Suggested Inductors And Their Suppliers

| Model         | Size (WxLxH) [mm] | Vendor      |
|---------------|-------------------|-------------|
| MIPW3226D3R0M | 3.2 x 2.6 x 1.0   | FDK         |
| 1098AS-3R3M   | 3.0 x 2.8 x 1.2   | TOKO        |
| NR3015T3R3M   | 3.0 x 3.0 x 1.5   | Taiyo-Yuden |
| 1098AS-2R7M   | 3.0 x 2.8 x 1.2   | TOKO        |

If a smaller inductance inductor is used in the application, the LM3208 may become unstable during line and load transients, and  $V_{\rm CON}$  transient response times may be affected.

For low-cost applications, an unshielded bobbin inductor is suggested. For noise-critical applications, a toroidal or shielded-bobbin inductor should be used. A good practice is to lay out the board with footprints accommodating both types for design flexibility. This allows substitution of a low-noise toroidal inductor, in the event that noise from low-cost bobbin models is unacceptable. Saturation occurs when the magnetic flux density from current through the windings of the inductor exceeds what the inductor's core material can support with a corresponding magnetic field. This can cause poor efficiency, regulation errors or stress to a DC-DC converter like the LM3208.

#### **CAPACITOR SELECTION**

The LM3208 is designed for use with ceramic capacitors for its input and output filters. Use a  $10\mu F$  ceramic capacitor for input and a  $4.7\mu F$  ceramic capacitor for output. They should maintain at least 50% capacitance at DC bias and temperature conditions. Ceramic capacitor types such as X5R, X7R and B are recommended for both filters. Table 2 lists some suggested part numbers and suppliers. DC bias characteristics of the capacitors must be considered when selecting the voltage rating and case size of the capacitor. If it is necessary to choose a 0603-size capacitor for  $C_{\rm IN}$  and  $C_{\rm OUT}$ , the operation of the LM3208 should be carefully evaluated on the system board. Use of multiple 2.2 $\mu F$  or  $1\mu F$  capacitors in parallel may also be considered.

**TABLE 2. Suggested Capacitors And Their Suppliers** 

| Model                       | Vendor |
|-----------------------------|--------|
| C2012X5R0J106M,10µF, 6.3V   | TDK    |
| C1608X5R0J475M, 4.7µF, 6.3V | TDK    |
| 0805ZD475KA 4.7μF, 10V      | AVX    |

The input filter capacitor supplies AC current drawn by the PFET switch of the LM3208 in the first part of each cycle and reduces the voltage ripple imposed on the input power source. The output filter capacitor absorbs the AC inductor current, helps maintain a steady output voltage during transient load changes and reduces output voltage ripple. These capacitors must be selected with sufficient capacitance and sufficiently low ESR (Equivalent Series Resistance) to perform these functions. The ESR of the filter capacitors is generally a major factor in voltage ripple.

#### **EN PIN CONTROL**

Drive the EN pin using the system controller to turn the LM3208 ON and OFF. Use a comparator, Schmidt trigger or logic gate to drive the EN pin. Set EN high (>1.2V) for normal operation and low (<0.5V) for a 0.01 $\mu$ A (typ.) shutdown mode.

Set EN low to turn off the LM3208 during power-up and under voltage conditions when the power supply is less than the 2.7V minimum operating voltage. The part is out of regulation when the input voltage is less than 2.7V. The LM3208 is designed for mobile phones where the system controller controls operation mode for maximizing battery life and requirements for small package size outweigh the additional size required for inclusion of UVLO (Under Voltage Lock-Out) circuitry.

#### Micro SMD PACKAGE ASSEMBLY AND USE

Use of the Micro SMD package requires specialized board layout, precision mounting and careful re-flow techniques, as detailed in National Semiconductor Application Note 1112. Refer to the section *Surface Mount Technology (SMD) Assembly Considerations*. For best results in assembly, alignment ordinals on the PC board should be used to facilitate placement of the device. The pad style used with Micro SMD package must be the NSMD (non-solder mask defined) type. This means that the solder-mask opening is larger than the pad size. This prevents a lip that otherwise forms if the solder-mask and pad overlap, from holding the device off the surface of the board and interfering with mounting. See Application Note 1112 for specific instructions how to do this.

The 8-Bump package used for LM3208 has 300micron solder balls and requires 10.82mil pads for mounting on the circuit board. The trace to each pad should enter the pad with a 90° entry angle to prevent debris from being caught in deep corners. Initially, the trace to each pad should be 7mil wide, for a section approximately 7mil long, as a thermal relief. Then each trace should neck up or down to its optimal width. The important criterion is symmetry. This ensures the solder bumps on the LM3208 re-flow evenly and that the device solders level to the board. In particular, special attention must be paid to the pads for bumps A1 and A3. Because PGND and PV<sub>IN</sub> are typically connected to large copper planes, inadequate thermal relief's can result in late or inadequate re-flow of these bumps.

The Micro SMD package is optimized for the smallest possible size in applications with red or infrared opaque cases. Because the Micro SMD package lacks the plastic encapsulation characteristic of larger devices, it is vulnerable to light. Backside metallization and/or epoxy coating, along with front-side shading by the printed circuit board, reduce this sensitivity. However, the package has exposed die edges. In particular, Micro SMD devices are sensitive to light (in the red and infrared range) shining on the package's exposed die edges.

#### **BOARD LAYOUT CONSIDERATIONS**



FIGURE 4. Current Loop

#### Application Information (Continued)

The LM3208 TL"供应商
The LM3208 converts higher input voltage to lower output voltage with high efficiency. This is achieved with an inductor-based switching topology. During the first half of the switching cycle, the internal PMOS switch turns on, the input voltage is applied to the inductor, and the current flows from PV<sub>IN</sub> line into the output capacitor and the load through the inductor. During the second half cycle, the PMOS turns off and the internal NMOS turns on. The inductor current continues to flow via the inductor from the device PGND line into

the output capacitor and the load.

Referring to *Figure 4*, a pulse current flows in the left hand side loop, and a ripple current flows in the right hand side loop. Board layout and circuit pattern design of these two loops are the key factors for reducing noise radiation and stable operation. In other lines, such as from battery to C1 and C2 to the load, the current is mostly DC current. Therefore, it is not necessary to take so much care. Only pattern width (current capability) and DCR drop considerations are needed.



20166309

FIGURE 5. Evaluation Board Layout

#### **BOARD LAYOUT FLOW**

- Minimize C1, PV<sub>IN</sub>, and PGND loop. These traces should be as wide and short as possible. This is the highest priority.
- Minimize L1, C2, SW and PGND loop. These traces also should be wide and short. This is the second priority.
- 3. The above layout patterns should be placed on the component side of the PCB to minimize parasitic inductance and resistance due to via-holes. It may be a good idea that the SW to L1 path is routed between C1(+) and C1(-) land patterns. If vias are used in these large current paths, multiple via-holes should be used if possible.
- Connect C1(-), C2(-) and PGND with wide GND pattern.
   This pattern should be short, so C1(-), C2(-), and PGND should be as close as possible. Then connect to a PCB common GND pattern with as many via-holes as possible.
- SGND should not connect directly to PGND. Connecting these pins under the device should be avoided. (If possible, connect SGND to the common port of C1(-), C2(-) and PGND.)
- 6.  $V_{DD}$  should not be connected directly to  $PV_{IN}$ . Connecting these pins under the device should be avoided. It is good idea to connect  $V_{DD}$  to C1(+) to avoid switching noise injection to the  $V_{DD}$  line.
- The FB line should be protected from noise. It is a good idea to use an inner GND layer (if available) as a shield.

Note: The evaluation board shown in Figure 5 for the LM3208 was designed with these considerations, and it shows good performance. However some aspects have not been optimized because of limitations due to evaluation-specific requirements. The board can be used as a reference. Please refer questions to a National representative.

#### Physical Dimensions inches (millimeters) unless otherwise noted



DIMENSIONS ARE IN MILLIMETERS
MENSIONS IN ( ) FOR REFERENCE ONLY





8-Bump Thin Micro SMD, Large Bump X1 = 1.666mm  $\pm 0.030$ mm X2 = 1.819mm  $\pm 0.030$ mm X3 = 0.600mm  $\pm 0.075$ mm NS Package Number TLA08GNA

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

For the most current product information visit us at www.national.com.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### **BANNED SUBSTANCE COMPLIANCE**

National Semiconductor manufactures products and uses packing materials that meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no "Banned Substances" as defined in CSP-9-111S2.

Leadfree products are RoHS compliant.



National Semiconductor **Americas Customer** Support Center

Email: new.feedback@nsc.com Tel: 1-800-272-9959

www.national.com

**National Semiconductor Europe Customer Support Center** Fax: +49 (0) 180-530 85 86

Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790

**National Semiconductor** Asia Pacific Customer Support Center Email: ap.support@nsc.com **National Semiconductor** Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560