www.ti.com SLAS635A-APRIL 2009-REVISED JUNE 2009 # Dual Channel 14-/12-Bit, 250-/210-MSPS ADC With DDR LVDS and Parallel CMOS Outputs #### **FEATURES** - Maximum Sample Rate: 250 MSPS - 14-Bit Resolution ADS62P49/ADS62P48 - 12-Bit Resolution ADS62P29/ADS62P28 - Total Power: 1.25 W at 250 MSPS - Double Data Rate (DDR) LVDS and Parallel CMOS Output Options - Programmable Gain up to 6dB for SNR/SFDR Trade-Off - DC Offset Correction - 90dB Cross-Talk - Supports Input Clock Amplitude Down to 400 mV<sub>PP</sub> Differential - Internal and External Reference Support - 64-QFN Package (9 mm × 9 mm) #### ADS62PXX HIGH SPEED FAMILY | - 4.36 | 250 MSPS | 210 MSPS | 200 MSPS | |---------------|----------|----------|----------| | 14-Bit Family | ADS62P49 | ADS62P48 | | | 12-Bit Family | ADS62P29 | ADS62P28 | | | 11-Bit Family | | | ADS62C17 | ## **DESCRIPTION** The ADS62Px9/x8 is a family of dual channel 14-bit and 12-bit A/D converters with sampling rates up to 250 MSPS. It combines high dynamic performance and low power consumption in a compact 64 QFN package. This makes it well-suited for multi-carrier, wide band-width communications applications. The ADS62Px9/x8 has gain options that can be used to improve SFDR performance at lower full-scale input ranges. It includes a dc offset correction loop that can be used to cancel the ADC offset. Both DDR LVDS (Double Data Rate) and parallel CMOS digital output interfaces are available. It includes internal references while the traditional reference pins and associated decoupling capacitors have been eliminated. Nevertheless, the device can also be driven with an external reference. The device is specified over the industrial temperature range (–40°C to 85°C). #### **Performance Summary** | AT 170MHZ INPUT | | ADS62P49 | ADS62P48 | ADS62P29 | ADS62P28 | |-----------------|-----------|----------|----------|----------|----------| | CEDD dDa | 0 dB gain | 75 | 78 | 75 | 78 | | SFDR, dBc | 6 dB gain | 82 | 84 | 82 | 84 | | CINIAD ADEC | 0 dB gain | 69.8 | 70.1 | 68.3 | 68.7 | | SINAD, dBFS | 6 dB gain | 66.5 | 66.3 | 65.8 | 65.8 | | Analog Power, W | | 1 | 0.92 | 1 | 0.92 | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Texas Instruments Figure 1. ADS62P49/48 Block Diagram <u>₩豐梅•飛DS62P48IRGCR"供应商</u> Figure 2. ADS62P29/28 Block Diagram ## PACKAGE/ORDERING INFORMATION(1) | PRODUCT | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | ECO<br>PLAN <sup>(2)</sup> | LEAD/BALL<br>FINISH | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA,QUANTITY | | | |----------|------------------|-----------------------|-----------------------------------|----------------------------|---------------------|--------------------|---------------------------------|-----------------------------|-------------------------------------------------------------------------------------|---------------| | ADS62P49 | | | -40°C to 85°C | | | | | | AZ62P49 ADS62P49IRGCT,<br>ADS62P49IRGCR<br>AZ62P48 ADS62P48IRGCT,<br>ADS62P48IRGCT, | Tape and Reel | | ADS62P48 | QFN-64 | RGC | | GREEN | Cu NiPdAu | AZ62P48 | ADS62P48IRGCT,<br>ADS62P48IRGCR | Tape and Reel | | | | ADS62P29 | QI N-04 | NGC | -40 C to 65 C | (RoHS and<br>no Sb/Br) | Cu NiruAu | AZ62P29 | ADS62P29IRGCT,<br>ADS62P29IRGCR | Tape and Reel | | | | ADS62P28 | | | | | | AZ62P28 | ADS62P28IRGCT,<br>ADS62P28IRGCR | Tape and Reel | | | - (1) For the most current product and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com. or - (2) Eco Plan The planned eco-friendly classification: Green (RoHS and no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible) and free of Bromine (Br) and Antimony (Sb) based flame retardants. ## ABSOLUTE MAXIMUM RATINGS(1) over operating free-air temperature range (unless otherwise noted) | | | VALUE | UNIT | |-------------------------|---------------------------------------------------------------------------------------------|---------------------------------------|------| | Supply | voltage range, AVDD | −0.3 V to 3.9 | V | | Supply | voltage range, DRVDD | −0.3 V to 2.2 | V | | Voltage | e between AGND and DRGND | -0.3 to 0.3 | ٧ | | Voltage | e between AVDD to DRVDD (when AVDD leads DRVDD) | 0 to 3.3 | ٧ | | Voltage | e between DRVDD to AVDD (when DRVDD leads AVDD) | -1.5 to 1.8 | ٧ | | Voltage | e applied to external pin, VCM (in external reference mode) | -0.3 to 2.0 | ٧ | | Voltage | e applied to analog input pins – INP_A, INM_A, INP_B, INM_B | -0.3V to minimum ( 3.6, AVDD + 0.3V ) | V | | | applied to input pins - CLKP, CLKM <sup>(2)</sup> , RESET, SCLK, SDATA, CTRL1, CTRL2, CTRL3 | -0.3V to AVDD + 0.3V | V | | T <sub>A</sub> Operat | ing free-air temperature range | -40 to 85 | °C | | T <sub>J</sub> Operat | ing junction temperature range | 125 | °C | | T <sub>stg</sub> Storag | e temperature range | -65 to 150 | °C | | ESD, h | uman body model | 2 | kV | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. # THERMAL CHARACTERISTICS(1) over operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------|----------------------------------|-----|------|-----|------| | R <sub>0JA</sub> (2) | Soldered thermal pad, no airflow | | 22 | | °C/W | | | Soldered thermal pad, 200 LFM | | 15 | | °C/W | | R <sub>0JT</sub> <sup>(3)</sup> | Bottom of package (thermal pad) | | 0.57 | | °C/W | - (1) With a JEDEC standard high-K board and 5x5 via array. See Exposed Pad in the Application Information. - (2) R<sub>0JA</sub> is the thermal resistance from the junction to ambient. - (3) $R_{\theta,JT}$ is the thermal resistance from the junction to the thermal pad. <sup>(2)</sup> When AVDD is turned off, it is recommended to switch off the input clock (or ensure the voltage on CLKP, CLKM is < |0.3V|. This prevents the ESD protection diodes at the clock input pins from turning on. <u>₩豐铈•飛DS62P48IRCCR"供应商</u> ## RECOMMENDED OPERATING CONDITIONS | | | | MIN | TYP | MAX | UNIT | |-------------------|------------------------------|---------------------------------------------------------------|------|----------|--------------------|----------| | SUPPLIE | :S | | | | | | | AVDD | Analog supply voltage | | 3.15 | 3.3 | 3.6 | V | | DRVDD | Digital supply voltage | | 1.7 | 1.8 | 1.9 | V | | ANALOG | SINPUTS | | | | | | | | Differential input voltage r | range | | 2 | | $V_{PP}$ | | | Input common-mode volta | age | | 1.5 ±0.1 | | V | | | Voltage applied on CM in | external reference mode | | 1.5±0.05 | | V | | | Maximum analog input fre | equency with 2 V <sub>pp</sub> input amplitude <sup>(1)</sup> | | 500 | | MHz | | | Maximum analog input fre | equency with 1 V <sub>pp</sub> input amplitude <sup>(1)</sup> | | 800 | | MHz | | CLOCK I | NPUT | | | | | | | | Input clock sample rate | | | | | | | | ADS62P49 / ADS62P29 | Enable low speed mode <sup>(2)</sup> | 1 | | 100 | MSPS | | | AD302P49 / AD302P29 | Low speed mode disabled (default mode after reset) | >100 | | 250 <sup>(3)</sup> | MOPS | | | ADS62P48 / ADS62P28 | Enable low speed mode | 1 | | 100 | MSPS | | | ADS62P48 / ADS62P28 | Low speed mode disabled (default mode after reset) | >100 | | 210 | MSPS | | | | With multiplexed mode enabled <sup>(4)</sup> | 1 | | 65 | MSPS | | | Input clock amplitude diffe | erential (V <sub>CLKP</sub> -V <sub>CLKM</sub> ) | | | | | | | | Sine wave, ac-coupled | 0.2 | 3 | | $V_{PP}$ | | | | LVPECL, ac-coupled | | 1.6 | | $V_{PP}$ | | | | LVDS, ac-coupled | | 0.7 | | $V_{PP}$ | | | | LVCMOS, single-ended, ac-coupled | | 3.3 | | V | | | Input clock duty cycle | | 40% | 50% | 60% | | | DIGITAL | OUTPUTS | | | | | | | C <sub>LOAD</sub> | Maximum external load ca | apacitance from each output pin to DRGND | | 5 | | pF | | R <sub>LOAD</sub> | Differential load resistance | e between the LVDS output pairs (LVDS mode) | | 100 | | Ω | | T <sub>A</sub> | Operating free-air tempera | ature | -40 | | 85 | °C | | | | | | | | | <sup>(1)</sup> See the Theory of Operation section for information. <sup>(2)</sup> Use register bit <ENABLE LOW SPEED MODE>, refer to the Serial Register Map section for information. <sup>(3)</sup> With LVDS interface only; maximum recommended sample rate with CMOS interface is 210 MSPS. <sup>(4)</sup> See the Multiplexed Output Mode section for information. ## ELECTRICAL CHARACTERISTICS - ADS62P49/48 and ADS62P29/28 Typical values are at 25°C, AVDD = 3.3V, DRVDD = 1.8V, 50% clock duty cycle, -1dBFS differential analog input, internal reference mode (unless otherwise noted). Min and max values are across the full temperature range $T_{MIN} = -40^{\circ}C$ to $T_{MAX} = 85^{\circ}C$ , AVDD = 3.3V, DRVDD = 1.8V | | | PARAMETER | | P49/ADS<br>50 MSPS | | ADS62P | 48/ADS | | UNIT | |--------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----|--------------------|-------|--------|--------|------|---------| | | | | MIN | TYP | MAX | MIN | TYP | MAX | | | ANALOG | INPUT | | | | | | | | | | | Differentia | l input voltage range (0 dB gain) | | 2 | | | 2 | | Vpp | | | Differentia | I input resistance (at dc), See Figure 94 | | > 1 | | | > 1 | | МΩ | | | Differentia | I input capacitance, See Figure 95 | | 3.5 | | | 3.5 | | pF | | | Analog inp | out bandwidth (with 25Ω source impedance) | | 700 | | | 700 | | MHz | | | Analog Inp | out common mode current (per channel) | | 3.6 | | | 3.6 | | μA/MSPS | | VCM | Common i | mode output voltage | | 1.5 | | | 1.5 | | V | | VCM | Output cur | rent capability | | ±4 | | | ±4 | | mA | | DC ACCU | RACY | | | | | | | | | | | Offset erro | or | -20 | ±2 | 20 | -20 | ±2 | 20 | mV | | | Temperatu | ure coefficient of offset error | | 0.02 | | | 0.02 | | mV/ °C | | | Variation of | of offset error with supply | | 0.5 | | | 0.5 | | mV/V | | | There are two sources of gain error – internal reference inaccuracy and channel gain error. | | | | | | | | | | E <sub>GREF</sub> | Gain error | due to internal reference inaccuracy alone | -1 | ±0.2 | 1 | -1 | ±0.2 | 1 | % FS | | E <sub>GCHAN</sub> | Gain error | of channel alone (1) | -1 | ±0.2 | 1 | -1 | ±0.2 | 1 | % FS | | | Temperature coefficient of E <sub>GCHAN</sub> | | | 0.002 | | | 0.002 | | Δ% /°C | | | Gain | Difference in gain errors between two channels within the same device | -2 | | 2 | -2 | | 2 | % FS | | | matching<br>(2) | Difference in gain errors between two channels across two devices | -4 | | 4 | -4 | | 4 | % F3 | | POWER S | UPPLY | | | | | | | | | | IAVDD | Analog su | pply current | | 305 | 350 | | 280 | 320 | mA | | IDRVDD | Output but external te | ffer supply current, LVDS interface with 100 Ω ermination | | 133 | 175 | | 122 | 165 | mA | | IDRVDD | Output but<br>No externa | ffer supply current, CMOS interface, Fin = 2MHz, all load capacitance $^{(3)(4)}$ | | - | | | 91 | | mA | | | Analog po | wer | | 1.01 | 1.15 | | 0.92 | 1.05 | W | | | Digital pov | ver, LVDS interface | | 0.24 | 0.315 | | 0.22 | 0.3 | W | | | Global pov | wer down | | 45 | 100 | | 45 | 100 | mW | <sup>(1)</sup> This is specified by design and characterization; it is not tested in production. <sup>(2)</sup> For two channels within the same device, only the channel gain error matters, as the reference is common for both channels. <sup>(3)</sup> In CMOS mode, the DRVDD current scales with the sampling frequency, the load capacitance on output pins, input frequency and the supply voltage (see Figure 86 and CMOS interface power dissipation in application section). <sup>(4)</sup> The maximum DRVDD current with CMOS interface depends on the actual load capacitance on the digital output lines. Note that the maximum recommended load capacitance on each digital output line is 10 pF. <u>₩豐梅•飛DS62P48IRGCR"供应商</u> ## **ELECTRICAL CHARACTERISTICS – ADS62P49/48** Typical values are at 25°C, AVDD = 3.3V, DRVDD = 1.8V, 50% clock duty cycle, -1dBFS differential analog input, 0 dB gain, internal reference mode (unless otherwise noted). Min and max values are across the full temperature range $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C, AVDD = 3.3V, DRVDD = 1.8V | PARAMETER | TEST CONDITIONS | | | ADS62P49<br>250 MSPS | | | ADS62P48<br>210 MSPS | | | |--------------------------------------------|-----------------------------------------|-----------|-------|----------------------|-----|-------|----------------------|-----|------| | | | | MIN | TYP | MAX | MIN | TYP | MAX | | | | Fin= 20 MHz | | | 73.4 | | | 73.4 | | | | | Fin = 60 MHz | | | 73 | | | 73 | | | | SNR<br>Signal to noise ratio, | Fin = 100 MHz | | | 72 | | | 72 | | dBFS | | LVDS | Fin = 170 MHz | 0 dB gain | 68 | 71 | | 68 | 71 | | ubro | | | | 6 dB gain | | 66.6 | | | 66.4 | | | | | Fin = 230 MHz | | | 69.8 | | | 69.7 | | | | | Fin = 20 MHz Fin = 60 MHz Fin = 100 MHz | | | 73.2 | | | 73 | | | | | | | | 72.7 | | | 72.8 | | | | SINAD | | | | 71.2 | | | 71.5 | | dBFS | | Signal to noise and distortion ratio, LVDS | Fin = 170 MHz | 0 dB gain | 66.5 | 69.8 | | 66.5 | 70.1 | | ubrs | | | FIN = 170 MHZ | 6 dB gain | | 66.5 | | | 66.3 | | | | | Fin = 230 MHz | | | 69 | | | 68 | | | | ENOB,<br>Effective number of bits | Fin = 170 MHz | | | 11.3 | | | 11.4 | | LSB | | DNL<br>Differential non-linearity | Fin = 170 MHz | | -0.95 | ±0.6 | 1.3 | -0.95 | ±0.6 | 1.3 | LSB | | INL<br>Integrated non-linearity | Fin = 170 MHz | | -5 | ±2.5 | 5 | -5 | ±2.5 | 5 | LSB | ## **ELECTRICAL CHARACTERISTICS - ADS62P29/28** Typical values are at $25^{\circ}$ C, AVDD = 3.3V, DRVDD = 1.8V, 50% clock duty cycle, -1dBFS differential analog input, 0 dB gain, internal reference mode (unless otherwise noted). Min and max values are across the full temperature range $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C, AVDD = 3.3V, DRVDD = 1.8V | PARAMETER | TEST CONDITIONS | | | ADS62P29<br>250 MSPS | | | ADS62P28<br>210 MSPS | | | |---------------------------------------------------|-----------------|-----------|------|----------------------|-----|------------|----------------------|-----|------| | | | | MIN | TYP | MAX | MIN | TYP | MAX | | | | Fin= 20 MHz | | | 70.7 | | | 70.8 | | | | | Fin = 60 MHz | | | 70.5 | | | 70.6 | | | | SNR<br>Signal to noise ratio, | Fin = 100 MHz | | | 69.8 | | | 70 | | dBFS | | LVDS | Fin = 170 MHz | 0 dB gain | 66.5 | 69.4 | | 66.5 | 69.4 | | UDFS | | | FIII = 170 MINZ | 6 dB gain | | 66 | | | 65.9 | | | | | Fin = 230 MHz | | | 68.4 | | | 68.4 | | | | | Fin= 20 MHz | | | 70.6 | | | 70.6 | | | | | Fin = 60 MHz | | | 70.3 | | | 70.5 | | | | SINAD | Fin = 100 MHz | | | 69.3 | | | 69.7 | | dBFS | | Signal to noise and distortion ratio, <b>LVDS</b> | Fin = 170 MHz | 0 dB gain | 66 | 68.3 | | 66 | 68.7 | | UDFS | | | FIII = 170 MINZ | 6 dB gain | | 65.9 | | | 65.8 | | | | | Fin = 230 MHz | | | 67.9 | | | 67.1 | | | | <b>ENOB</b> , Effective number of bits | Fin = 170 MHz | | | 11 | | | 11.1 | | LSB | | DNL<br>Differential non-linearity | | | -0.9 | ±0.2 | 1.3 | -0.9 | ±0.2 | 1.3 | LSB | | INL<br>Integrated non-linearity | | | -5 | ±1 | 5 | <b>-</b> 5 | ±1 | 5 | LSB | ## **ELECTRICAL CHARACTERISTICS – ADS62P49/48** Typical values are at 25°C, AVDD = 3.3V, DRVDD = 1.8V, 50% clock duty cycle, -1dBFS differential analog input, 0 dB gain, internal reference mode (unless otherwise noted). Min and max values are across the full temperature range $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C, AVDD = 3.3V, DRVDD = 1.8V | PARAMETER | TEST CONDITIONS | | P49/ADS62<br>50 MSPS | 2P29 | ADS62P48/ADS62P28<br>210 MSPS | | | UNIT | | |---------------------------------------------|-------------------------------------------------------------------------------|-----|----------------------|------|-------------------------------|------|-----|-----------------|--| | | | MIN | TYP | MAX | MIN | TYP | MAX | | | | | Fin= 20 MHz | | 89 | | | 85 | | | | | | Fin = 60 MHz | | 85 | | | 85 | | | | | <b>SFDR</b> Spurious Free Dynamic Range | Fin = 100 MHz | | 78 | | | 80 | | dBc | | | Spurious Free Dynamic Kange | Fin = 170 MHz | 71 | 75 | | 71 | 77 | | | | | | Fin = 230 MHz | | 77 | | | 72 | | | | | | Fin= 20 MHz | | 98 | | | 98 | | | | | SFDR | Fin = 60 MHz | | 95 | | | 95 | | | | | Spurious Free Dynamic Range, | Fin = 100 MHz | | 92 | | | 92 | | dBc | | | excluding HD2,HD3 | Fin = 170 MHz | 77 | 90 | | 78 | 91 | | | | | | Fin = 230 MHz | | 90 | | | 90 | | | | | | Fin= 20 MHz | | 93 | | | 95 | | | | | | Fin = 60 MHz | | 90 | | | 94 | | | | | HD2 Second Harmonic Distortion | Fin = 100 MHz | | 90 | | | 90 | | dBc | | | Second Harmonic Distortion | Fin = 170 MHz | 71 | 85 | | 71 | 88 | | | | | | Fin = 230 MHz | | 85 | | | 80 | | | | | | Fin= 20 MHz | | 89 | | | 85 | | | | | | Fin = 60 MHz | | 85 | | | 85 | | | | | HD3 Third Harmonic Distortion | Fin = 100 MHz | | 78 | | | 80 | | dBc | | | Third Harmonic Distortion | Fin = 170 MHz | 71 | 75 | | 71 | 77 | | | | | | Fin = 230 MHz | | 77 | | | 72 | | | | | | Fin= 20 MHz | | 87 | | | 83.5 | | | | | | Fin = 60 MHz | | 83.5 | | | 84.6 | | | | | THD Total harmonic distortion | Fin = 100 MHz | | 77.5 | | | 79.7 | | dBc | | | Total Halfflorite distortion | Fin = 170 MHz | 70 | 74 | | 70.5 | 76.5 | | | | | | Fin = 230 MHz | | 75 | | | 71 | | | | | IMD | F1 = 46 MHz, F2 = 50 MHz, each tone at –7 dBFS | | 87 | | | 91 | | | | | IMD<br>2-Tone Inter-modulation Distortion | F1 = 185 MHz, F2 = 190<br>MHz,<br>each tone at –7 dBFS | | 85 | | | 84.5 | | dBFS | | | Cross-talk | Up to 200-MHz cross-talk frequency | | 90 | | | 90 | | dB | | | Input overload recovery | Recovery to within 1% (of final value) for 6-dB overload with sine wave input | | 1 | | | 1 | | Clock<br>Cycles | | | <b>PSRR</b> AC Power supply rejection ratio | For 100-mV pp signal on AVDD supply | | 25 | | | 25 | | dB | | <u>₩豐梅•飛DS62P48IRGCR"供应商</u> ## **DIGITAL CHARACTERISTICS — ADS62Px9/x8** The DC specifications refer to the condition where the digital outputs are not switching, but are permanently at a valid logic level 0 or 1. AVDD = 3.3V, DRVDD = 1.8V | PARAME | PARAMETER TEST CONDITIONS | | | ADS62P49/ADS62<br>ADS62P29/ADS62 | | UNIT | | |------------------------------------------|----------------------------|----------------------------------------------------------|---------------|----------------------------------|------|------|--| | | | | MIN | TYP | MAX | | | | DIGITAL INPUTS - CTRL1, C | TRL2, CTRL3, RESET, | SCLK, SDATA, SEN <sup>(1)</sup> | | | · | | | | High-level input voltage | | All digital inputs support 1.8V and 3.3V | 1.3 | | | V | | | Low-level input voltage | | CMOS logic levels. | | | 0.4 | V | | | High laveliness assessed | SDATA, SCLK <sup>(2)</sup> | V 22V | | 16 | | ^ | | | High-level input current | SEN <sup>(3)</sup> | V <sub>HIGH</sub> = 3.3 V | | 10 | | μΑ | | | Low level input ourrent | SDATA, SCLK | V <sub>I OW</sub> = 0 V | | 0 | | | | | Low-level input current | SEN | -20 | | -20 | | μΑ | | | Input capacitance | · | | | 4 | | pF | | | DIGITAL OUTPUTS - CMOS | INTERFACE (DA0-DA1 | 3, DB0-DB13, CLKOUT, SDOUT) | | | · | | | | High-level output voltage | | I <sub>OH</sub> = 1mA | DRVDD<br>-0.1 | DRVDD | | V | | | Low-level output voltage | | I <sub>OL</sub> = 1mA | | 0 | 0.1 | V | | | Output capacitance (internal to | o device) | | | 2 | | pF | | | DIGITAL OUTPUTS - LVDS | INTERFACE | | | | · | | | | V <sub>ODH</sub> High-level output diffe | rential voltage | With external 100 Ω termination. | 275 | 350 | 425 | mV | | | V <sub>ODL</sub> Low-level output differ | ential voltage | With external 100 Ω termination. | -425 | -350 | -275 | mV | | | V <sub>OCM</sub> Output common-mode | e voltage | | 1 | 1.15 | 1.4 | V | | | Output Capacitance | | Capacitance inside the device from each output to ground | | 2 | | pF | | - (1) SCLK, SDATA, SEN function as digital input pins in serial configuration mode. - 2) SDATA, SCLK have internal 200 kΩ pull-down resistor - (3) SEN has internal 100 kΩ pull-up resistor to AVDD. Since the pull-up is weak, SEN can also be driven by 1.8V or 3.3V CMOS buffers. (1) With external $100-\Omega$ termination Figure 3. LVDS Output Voltage Levels ## TIMING REQUIREMENTS – LVDS AND CMOS MODES(1) Typical values are at 25°C, AVDD = 3.3V, DRVDD = 1.8V, sampling frequency = 250 MSPS, sine wave input clock, 1.5 Vpp clock amplitude, $C_{\text{LOAD}} = 5 \text{pF}^{(2)}$ , $R_{\text{LOAD}} = 100\Omega^{(3)}$ , (unless otherwise noted). Min and max values are across the full temperature range $T_{MIN} = -40^{\circ}C$ to $T_{MAX} = 85^{\circ}C$ , AVDD = 3.3V, DRVDD = 1.7V to 1.9V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|----------------|-----------|--------------------|-----------------| | t <sub>a</sub> | Aperture delay | | 0.7 | 1.2 | 1.7 | ns | | | Aperture delay matching | Between two channels within the same device | | ±50 | | ps | | t <sub>j</sub> | Aperture jitter | | | 145 | | fs rms | | - | | Time to valid data after coming out of STANDBY mode | | 1 | 3 | μs | | | Wake-up time | Time to valid data after coming out of global powerdown | | 20 | 50 | μs | | | wake up time | Time to valid data after stopping and restarting the input clock | | 10 | | Clock<br>cycles | | | ADC latency <sup>(4)</sup> | | | 22 | | Clock<br>cycles | | DDR LVD | OS MODE <sup>(5)</sup> | | | | | | | t <sub>su</sub> | Data setup time | Data valid <sup>(6)</sup> to zero-crossing of CLKOUTP | 0.55 | 0.9 | | ns | | t <sub>h</sub> | Data hold time | Zero-crossing of CLKOUTP to data becoming invalid (6) | 0.55 | 0.95 | | ns | | t <sub>PDI</sub> | | Input clock falling edge cross-over to output clock rising edge | $t_{PDI} = 0$ | .69×Ts + | t <sub>delay</sub> | | | t <sub>delay</sub> | Clock propagation delay | cross-over<br>100 MSPS ≤ Sampling frequency ≤ 250 MSPS<br>Ts = 1/Sampling frequency | 4.2 | 5.7 | 7.2 | ns | | | t <sub>delay</sub> skew | Difference in t <sub>delay</sub> between two devices operating at same temperature and DRVDD supply voltage | | ±500 | | ps | | | LVDS bit clock duty cycle | Duty cycle of differential clock, (CLKOUTP-CLKOUTM) 100 MSPS ≤ Sampling frequency ≤ 250 MSPS | | 52% | | | | t <sub>RISE</sub> ,<br>t <sub>FALL</sub> | Data rise time,<br>Data fall time | Rise time measured from −100mV to +100mV Fall time measured from +100mV to −100mV 1MSPS ≤ Sampling frequency ≤ 250 MSPS | | 0.14 | | ns | | t <sub>CLKRISE</sub> ,<br>t <sub>CLKFALL</sub> | Output clock rise time,<br>Output clock fall time | Rise time measured from −100mV to +100mV Fall time measured from +100mV to −100mV 1 MSPS ≤ Sampling frequency ≤ 250 MSPS | | 0.14 | | ns | | t <sub>OE</sub> | Output buffer enable to data delay | Time to valid data after output buffer becomes active | | 100 | | ns | | PARALLE | EL CMOS MODE <sup>(7)</sup> at Fs = 2 | 210 MSPS | | | ļ. | | | t <sub>START</sub> | Input clock to data delay | Input clock falling edge cross-over to start of data valid (8) | | | 2.5 | ns | | t <sub>DV</sub> | Data valid time | Time interval of valid data <sup>(8)</sup> | 1.7 | 2.7 | | ns | | t <sub>PDI</sub> | | Input clock falling edge cross-over to output clock rising edge | $t_{PDI} = 0.$ | 28 × Ts + | t <sub>delay</sub> | | | t <sub>delay</sub> | Clock propagation delay | cross-over<br>100 MSPS ≤ Sampling frequency ≤ 150 MSPS<br>Ts = 1/Sampling frequency | 5.5 | 7.0 | 8.5 | ns | | | Output clock duty cycle | Duty cycle of output clock, CLKOUT 100 MSPS ≤ Sampling frequency ≤ 150 MSPS | | 43% | | | | t <sub>RISE</sub> ,<br>t <sub>FALL</sub> | Data rise time,<br>Data fall time | Rise time measured from 20% to 80% of DRVDD Fall time measured from 80% to 20% of DRVDD 1 ≤ Sampling frequency ≤ 210 MSPS | | 1.2 | | ns | | t <sub>CLKRISE</sub> ,<br>t <sub>CLKFALL</sub> | Output clock rise time,<br>Output clock fall time | Rise time measured from 20% to 80% of DRVDD Fall time measured from 80% to 20% of DRVDD 1 ≤ Sampling frequency ≤ 150 MSPS | | 0.8 | | ns | - (1) Timing parameters are ensured by design and characterization and not tested in production - (2) C<sub>LOAD</sub> is the effective external single-ended load capacitance between each output pin and ground - (3) R<sub>LOAD</sub> is the differential load resistance between the LVDS output pair. - (4) At higher frequencies, tPDI is greater than one clock period and overall latency = ADC latency + 1. - (5) Measurements are done with a transmission line of 100Ω characteristic impedance between the device and the load. Setup and hold time specifications take into account the effect of jitter on the output data and clock. - (6) Data valid refers to LOGIC HIGH of +100.0mV and LOGIC LOW of -100.0mV. - (7) For Fs> 150 MSPS, it is recommended to use external clock for data capture and NOT the device output clock signal (CLKOUT). - (8) Data valid refers to LOGIC HIGH of 1.26V and LOGIC LOW of 0.54V. <u>₩豐铈%DS62P48IRGCR"供应商</u> ## TIMING REQUIREMENTS - LVDS AND CMOS MODES (continued) Typical values are at 25°C, AVDD = 3.3V, DRVDD = 1.8V, sampling frequency = 250 MSPS, sine wave input clock, 1.5 Vpp clock amplitude, $C_{LOAD} = 5pF$ , $R_{LOAD} = 100\Omega$ , (unless otherwise noted). Min and max values are across the full temperature range $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C, AVDD = 3.3V, DRVDD = 1.7V to 1.9V | 1.0 V | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|-----------------------------------------|-------------------------------------------------------|-----|-----|-----|------| | t <sub>OE</sub> | Output buffer enable (OE) to data delay | Time to valid data after output buffer becomes active | | 100 | | ns | ## **Table 1. LVDS Timings at Lower Sampling Frequencies** | Compline France MCDC | S | etup Time, ı | ns | Hold Time, ns | | | | |---------------------------------------|------|--------------|-----|---------------|-----------------------|-----|--| | Sampling Frequency, MSPS | MIN | TYP | MAX | MIN | TYP | MAX | | | 210 | 0.75 | 1.1 | | 0.75 | 1.15 | | | | 185 | 0.9 | 1.25 | | 0.85 | 1.25 | | | | 153 | 1.15 | 1.55 | | 1.1 | 1.5 | | | | 125 | 1.6 | 2 | | 1.45 | 1.85 | | | | < 100<br>Enable LOW SPEED mode | 2 | | | 2 | | | | | _ | | | | | t <sub>PDI</sub> , ns | | | | 1 ≤ Fs ≤ 100<br>Enable LOW SPEED mode | | | | MIN | TYP | MAX | | | Litable LOW Of LLD Mode | | | | | 12.6 | | | #### Table 2. CMOS Timings at Lower Sampling Frequencies | | | Timings Sp | ecified With | Respect to | Input Clock | ( | | | |---------------------------------------|------------------------------------------|-------------------------|--------------|-----------------------|--------------|--------|--|--| | Sampling Frequency, MSPS | | t <sub>START</sub> , ns | | Dat | a Valid time | , ns | | | | | MIN | TYP | MAX | MIN | TYP | MAX | | | | 210 | | | 2.5 | 1.7 | 2.7 | | | | | 190 | | | 1.9 | 2 | 3 | | | | | 170 | | | 0.9 | 2.7 | 3.7 | | | | | 150 | | | 6 | 3.6 | 4.6 | | | | | | Timings Specified With Respect to CLKOUT | | | | | | | | | Sampling Frequency, MSPS | Setup Time, ns Hold Tir | | | | | me, ns | | | | | MIN | TYP | MAX | MIN | TYP | MAX | | | | 170 | 2.1 | 3.7 | | 0.35 | 1.0 | | | | | 150 | 2.8 | 4.4 | | 0.5 | 1.2 | | | | | 125 | 3.8 | 5.4 | | 0.8 | 1.5 | | | | | <100<br>Enable LOW SPEED mode | 5 | | | 1.2 | | | | | | | | • | • | t <sub>PDI</sub> , ns | | | | | | 1 ≤ Fs ≤ 100<br>Enable LOW SPEED mode | | | | MIN | TYP | MAX | | | | LIMBIO LOW OF ELD MODE | | | | | 9 | | | | Figure 4. Latency Diagram - (1) Dn Bits D0, D2, D4, ... - (2) Dn + 1 Bits d1, D3, D5, ... Figure 5. LVDS Interface Timing # <u>₩豐梅•飛DS62P48IRGCR"供应商</u> (1) Dn - Bits D0, D1, D2, ... of Channel A and B Figure 6. CMOS Interface Timing #### **DEVICE CONFIGURATION** ADS62Px9/x8 can be configured independently using either parallel interface control or serial interface programming. #### PARALLEL CONFIGURATION ONLY To put the device in parallel configuration mode, keep RESET tied to *high* (AVDD). Now, pins SEN, SCLK, CTRL1, CTRL2 and CTRL3 can be used to directly control certain modes of the ADC. The device can be easily configured by connecting the parallel pins to the correct voltage levels (as described in Table 3 to Table 6). There is no need to apply reset and SDATA pin can be connected to ground. In this mode, SEN and SCLK function as parallel interface control pins. Frequently used functions can be controlled in this mode – Power down modes, internal/external reference, selection between LVDS/CMOS interface and output data format. Table 3 has a brief description of the modes controlled by the four parallel pins. PIN **TYPE OF PIN CONTROLS MODES** Coarse gain and internal/external **SCLK** reference Analog control pins (controlled by analog voltage levels, see Figure 8) LVDS/CMOS interface and output data SEN format CTRL1 Digital control pins (controlled by digital logic Controls standby modes and MUX CTRL2 levels) mode. CTRL3 **Table 3. Parallel Pin Definition** #### SERIAL INTERFACE CONFIGURATION ONLY To exercise this mode, first the serial registers have to be reset to their default values and RESET pin has to be kept *low*. SEN, SDATA and SCLK function as serial interface pins in this mode and can be used to access the internal registers of the ADC. The registers can be reset either by applying a pulse on RESET pin or by setting the **<RESET>** bit *high*. The serial interface section describes the register programming and register reset in more detail #### DETAILS OF PARALLEL CONFIGURATION ONLY The functions controlled by each parallel pin are described below. A simple way of configuring the parallel pins is shown in Figure 7. **Table 4. SCLK CONTROL PIN** | VOLTAGE APPLIED ON SCLK | DESCRIPTION | |-------------------------|--------------------| | 0<br>+200mV/-0mV | Internal reference | | (3/8)AVDD<br>+/- 200mV | External reference | | (5/8)2AVDD<br>+/- 200mV | External reference | | AVDD<br>+0mV/-200mV | Internal reference | **™營物外DS62P48IRCCR**"供应商 #### **Table 5. SEN CONTROL PIN** | VOLTAGE APPLIED ON SEN | DESCRIPTION | |------------------------|------------------------------------------------| | 0<br>+200mV/-0mV | Offset binary and DDR LVDS output | | (3/8)AVDD<br>+/- 200mV | 2's complement format and DDR LVDS output | | (5/8)AVDD<br>+/- 200mV | 2's complement format and parallel CMOS output | | AVDD<br>+0mV/-200mV | Offset binary and parallel CMOS output | ## Table 6. CTRL1, CTRL2 and CTRL3 PINS(1) | CTRL1 | CTRL2 | CTRL3 | DESCRIPTION | |-------|-------|-------|---------------------------------------------------------------------------------------------------| | LOW | LOW | LOW | Normal operation | | LOW | LOW | HIGH | Do not use, reserved for future | | LOW | HIGH | LOW | Do not use, reserved for future | | LOW | HIGH | HIGH | Do not use, reserved for future | | HIGH | LOW | LOW | Global power down | | HIGH | LOW | HIGH | Channel B standby | | HIGH | HIGH | LOW | Channel A standby | | HIGH | HIGH | HIGH | MUX mode of operation, Channel A and B data is multiplexed and output on <i>DA13 to DA0</i> pins. | #### (1) See POWER DOWN in the APPLICATION INFORMATION section. Figure 7. Simple Scheme to Configure Parallel Pins #### USING BOTH SERIAL INTERFACE AND PARALLEL CONTROLS For increased flexibility, a combination of serial interface registers and parallel pin controls (CTRL1 to CTRL3) can also be used to configure the device. To allow this, keep RESET low. The parallel interface control pins CTRL1 to CTRL3 are available. After power-up, the device is automatically configured as per the voltage settings on these pins (see Table 6). SEN, SDATA, and SCLK function as serial interface digital pins and are used to access the internal registers of ADC. The registers must first be reset to their default values either by applying a pulse on RESET pin or by setting bit <RST> = 1. After reset, the RESET pin must be kept low. The Serial Interface section describes register programming and register reset in more detail. #### SERIAL INTERFACE The ADC has a set of internal registers, which can be accessed by the serial interface formed by pins SEN (Serial interface Enable), SCLK (Serial Interface Clock) and SDATA (Serial Interface Data). Serial shift of bits into the device is enabled when SEN is low. Serial data SDATA is latched at every falling edge of SCLK when SEN is active (low). The serial data is loaded into the register at every 16<sup>th</sup> SCLK falling edge when SEN is low. In case the word length exceeds a multiple of 16 bits, the excess bits are ignored. Data can be loaded in multiple of 16-bit words within a single active SEN pulse. The first 8 bits form the register address and the remaining 8 bits are the register data. The interface can work with SCLK frequency from 20 MHz down to very low speeds (few Hertz) and also with non-50% SCLK duty cycle. ## **Register Initialization** After power-up, the internal registers MUST be initialized to their default values. This can be done in one of two ways: 1. Either through hardware reset by applying a high-going pulse on RESET pin (of width greater than 10ns) as shown in Figure 8 OR 2. By applying software reset. Using the serial interface, set the **<RESET>** bit (D7 in register 0x00) to HIGH. This initializes internal registers to their default values and then self-resets the **<RESET>** bit to *low*. In this case the RESET pin is kept *low*. Figure 8. Serial Interface Timing 10109-01 <u>₩營销%DS62P48IRCCR"供应商</u> #### SERIAL INTERFACE TIMING CHARACTERISTICS Typical values at 25°C, min and max values across the full temperature range $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C, AVDD = 3.3V, DRVDD = 1.8V (unless otherwise noted). | | PARAMETER | MIN | TYP | MAX | UNIT | |---------------------|------------------------------------------|------|-----|-----|------| | f <sub>SCLK</sub> | SCLK frequency (= 1/ t <sub>SCLK</sub> ) | > DC | | 20 | MHz | | t <sub>SLOADS</sub> | SEN to SCLK setup time | 25 | | | ns | | t <sub>SLOADH</sub> | SCLK to SEN hold time | 25 | | | ns | | t <sub>DS</sub> | SDATA setup time | 25 | | | ns | | t <sub>DH</sub> | SDATA hold time | 25 | | | ns | ## **Serial Register Readout** The device includes an option where the contents of the internal registers can be read back. This may be useful as a diagnostic check to verify the serial interface communication between the external controller AND the ADC. - a. First, set register bit <SERIAL READOUT> = 1. This also disables any further writes into the registers. - b. Initiate a serial interface cycle specifying the address of the register (A7-A0) whose content has to be read. - c. The device outputs the contents (D7-D0) of the selected register on the SDOUT pin (64). - d. The external controller can latch the contents at the falling edge of SCLK. - e. To enable register writes, reset register bit <SERIAL READOUT> = 0. SDOUT is a CMOS output pin; the readout functionality is available whether the ADC output data interface is LVDS or CMOS. When <SERIAL READOUT> is disabled, the SDOUT pin is forced low by the device (and not put in high-impedance). If serial readout is not used, the SDOUT pin has to be floated. Figure 9. Serial Readout T0386-02 <u>₩豐铈%DS62P48IRGCR"供应商</u> ## RESET TIMING (ONLY WHEN SERIAL INTERFACE IS USED) Typical values at 25°C, min and max values across the full temperature range $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C (unless otherwise noted). | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|----------------------|-------------------------------------------------------------|-----|-----|------------------|------| | t <sub>1</sub> | Power-on delay | Delay from power-up of AVDD and DRVDD to RESET pulse active | 1 | | | ms | | | December 200 | Dulgo width of active DESET signal | 10 | | | ns | | ι <sub>2</sub> | Reset pulse width | Pulse width of active RESET signal | | | 1 <sup>(1)</sup> | μs | | t <sub>3</sub> | Register write delay | Delay from RESET disable to SEN active | 100 | | | ns | (1) The reset pulse is needed only when using the serial interface configuration. If the pulse width is greater than 1μsec, the device could enter the parallel configuration mode briefly and then return back to serial interface mode. NOTE: A high-going pulse on RESET pin is required in serial interface mode in case of initialization through hardware reset. For parallel interface operation, RESET has to be tied permanently HIGH. Figure 10. Reset Timing Diagram ## **SERIAL REGISTER MAP** # Table 7. Summary of Functions Supported by Serial Interface (1) | REGISTER<br>ADDRESS | | REG | ISTER F | UNCTIO | ONS | | | | | | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------|--------|------|-----------------------------------------------------------|--------------------------------|------------------------------------|--|--| | A7-A0<br>IN HEX | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | 00 | <reset> Software Reset</reset> | 0 | 0 | 0 | 0 | 0 | 0 | <serial<br>READOUT&gt;</serial<br> | | | | 20 | 0 | 0 | 0 | 0 | 0 | <enable<br>LOW<br/>SPEED<br/>MODE&gt;</enable<br> | 0 | 0 | | | | 3F | 0 | <ref> Internal or external reference</ref> | 0 | 0 | 0 | 0 | <standby></standby> | 0 | | | | 40 | 0 | 0 | 0 | 0 | | <p0w< td=""><td>ER DOWN MOD</td><td>ES&gt;</td></p0w<> | ER DOWN MOD | ES> | | | | 41 | <lvds cmos=""> Output interface</lvds> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 44 | | <clkout contr<="" edge="" td=""><td colspan="8"><clkout control="" edge=""> 0</clkout></td></clkout> | <clkout control="" edge=""> 0</clkout> | | | | | | | | | 50 | 0 | <enable individual<br="">CHANNEL CONTROL&gt;</enable> | | | | | | | | | | 51 | | <cus< td=""><td>гом ра</td><td>TERN I</td><td>LOW&gt;</td><td></td><td></td><td></td></cus<> | гом ра | TERN I | LOW> | | | | | | | 52 | 0 | 0 | | | • | CUSTOM PAT | TTERN HIGH> | | | | | 53 | 0 | <enable offset<br="">CORRECTION – CH A&gt;</enable> | | | | 0 | | | | | | 55 | <gai< td=""><td>N PROGRAMMABILITY – CH A&gt;<br/>0 to 6 dB in 0.5 dB steps</td><td></td><td></td><td></td><td></td><td>T CORRECTION<br/>NSTANT – CH A:</td><td></td></gai<> | N PROGRAMMABILITY – CH A><br>0 to 6 dB in 0.5 dB steps | | | | | T CORRECTION<br>NSTANT – CH A: | | | | | 57 | 0 | | | | | <b>ST – CH A&gt;</b><br>3, in 128 steps | | | | | | 62 | 0 | 0 | 0 | 0 | 0 | <ti< td=""><td>EST PATTERNS</td><td>- CH A&gt;</td></ti<> | EST PATTERNS | - CH A> | | | | 63 | 0 | 0 | | | <( | OFFSET PEDE | STAL - CH A> | | | | | 66 | 0 | <enable offset<br="">CORRECTION – CH B&gt;</enable> | 0 | 0 | 0 | 0 | 0 | 0 | | | | 68 | <gai< td=""><td>N PROGRAMMABILITY – CH B&gt;<br/>0 to 6 dB in 0.5 dB steps</td><td></td><td></td><td></td><td></td><td>T CORRECTION<br/>NSTANT – CH B:</td><td></td></gai<> | N PROGRAMMABILITY – CH B><br>0 to 6 dB in 0.5 dB steps | | | | | T CORRECTION<br>NSTANT – CH B: | | | | | 6A | 0 | | | | | <b>ST – CH B&gt;</b><br>3, in 128 steps | | | | | | 75 | 0 | 0 | 0 | 0 | 0 | <ti< td=""><td>EST PATTERNS</td><td>- CH B&gt;</td></ti<> | EST PATTERNS | - CH B> | | | | 76 | 0 | 0 | | | <( | OFFSET PEDE | STAL - CH B> | | | | <sup>(1)</sup> Multiple functions in a register can be programmed in a single write operation. <u>₩豐街們DS62P48IRGCR"供应商</u> #### **DESCRIPTION OF SERIAL REGISTERS** | A7-A0 IN HEX | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------|-----------------|----|----|----|----|----|----|------------------------------| | 00 | <reset></reset> | 0 | 0 | 0 | 0 | 0 | | <serial readout=""></serial> | | | Software Reset | | | | | | | | #### D7 <RESET> 1 Software reset applied – resets all internal registers and self-clears to 0. #### D0 <SERIAL READOUT> - 0 Serial readout disabled. SDOUT is forced low by the device (and not put in high impedance state). - 1 Serial readout enabled, Pin SDOUT functions as serial data readout. | A7-A0 IN HEX | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------|----|----|----|----|----|-------------------------------------------|----|----| | 20 | 0 | 0 | 0 | 0 | 0 | <enable low="" mode="" speed=""></enable> | 0 | 0 | #### D2 < ENABLE LOW SPEED MODE> - 0 LOW SPEED mode disabled. Use for sampling frequency > 100 MSPS - 1 Enable LOW SPEED mode for sampling frequencies ≤ 100 MSPS. | A7-A0 IN HEX | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------|----|------------------------------------------------------------------------------------------------------|-----|----|----|----|---------------------|----| | 3F | 0 | <ri< th=""><th>EF&gt;</th><th>0</th><th>0</th><th>0</th><th><standby></standby></th><th>0</th></ri<> | EF> | 0 | 0 | 0 | <standby></standby> | 0 | #### D6-D5 <REF> Internal or external reference selection - 01 Internal reference enabled - 11 External reference enabled ## D1 <STANDBY> - 0 Normal operation - 1 Both ADC channels are put in standby. Internal references, output buffers are active. This results in quick wake-up time from standby. | A7-A0 IN HEX | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------|----|----|----|----|------------------|----|----|----| | 40 | 0 | 0 | 0 | 0 | POWER DOWN MODES | | | | #### D3-D0 < POWER DOWN MODES> - 0000 Pins CTRL1, CTRL2, and CTRL3 determine power down modes. - 1000 Normal operation - 1001 Output buffer disabled for channel B - 1010 Output buffer disabled for channel A - 1011 Output buffer disabled for channel A and B - 1100 Global power down - 1101 Channel B standby - 1110 Channel A standby - 1111 Multiplexed mode, MUX- (only with CMOS interface) Channel A and B data is multiplexed and output on **DA13 to DA0** pins. SLAS625A-7APRIL-2009-1-REY/65-D-JUNE-12009-1- www.ti.com | A7-A0 IN HEX | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------|-----------------------------|----|----|----|----|----|----|----| | 41 | <lvds<br>CMOS&gt;</lvds<br> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### D7 <LVDS CMOS> - 0 Parallel CMOS interface - 1 DDR LVDS interface | A7-A0 IN HEX | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------|----|----|----|----|----|----|----|----| | 44 | | 0 | 0 | | | | | | | | | | | | | | | | ## LVDS interface ## D7-D5 <CLKOUT POSN> Output clock rising edge position 000, 100 Default output clock position (refer to timing specification table) 101 Rising edge shifted by + $(4/26) \times Ts^{(1)}$ 110 Rising edge aligned with data transition 111 Rising edge shifted by $-(4/26) \times Ts$ ## D4-D2 <CLKOUT POSN> Output clock falling edge position 000, 100 Default output clock position (refer to timing specification table) 101 Falling edge shifted by + (4/26)xTs 110 Falling edge shifted by – (6/26)×Ts 111 Falling edge shifted by – (4/26)×Ts #### **CMOS** interface ## D7-D5 <CLKOUT POSN> Output clock rising edge position 000, 100 Default output clock position (refer to timing specification table) 101 Rising edge shifted by + (4/26)xTs 110 Rising edge shifted by – (6/26)×Ts 111 Rising edge shifted by $-(4/26) \times Ts$ ## D4-D2 <CLKOUT POSN> Output clock falling edge position 000, 100 Default output clock position (refer to timing specification table) 101 Falling edge shifted by + $(4/26) \times Ts$ 110 Falling edge shifted by – (6/26)×Ts 111 Falling edge shifted by – (4/26)×Ts (1)Ts = 1 / sampling frequency www.tisomDss2P48IRCCR"供应商 SLAS635A-APRIL 2009-REVISED JUNE 2009 | A7-A0 IN HEX | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------|----|--------------------------------------------------------|----|----|----|------------------------------------------------------------------|----|----| | 50 | 0 | <enable independent<br="">CHANNEL CONTROL&gt;</enable> | 0 | 0 | 0 | <pre><data format=""> 2s complement or offset binar</data></pre> | y | 0 | #### D6 < ENABLE INDEPENDENT CHANNEL CONTROL> - O Common control both channels use common control settings for test patterns, offset correction, fine gain, gain correction and SNR Boost functions. These settings can be specified in a single set of registers. - 1 Independent control both channels can be programmed with independent control settings for test patterns, offset correction and SNR Boost functions. Separate registers are available for each channel. #### D2-D1 <DATA FORMAT> - 10 2s complement - 11 Offset binary | A7-A0 IN HEX | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | |--------------|------------------------|-------------------------------------|----|----|----|----|----|----|--|--| | 51 | | <custom low="" pattern=""></custom> | | | | | | | | | | 52 | 0 Custom Pattern High> | | | | | | | | | | #### D7-D0 < CUSTOM PATTERN LOW> 8 lower bits of custom pattern available at the output instead of ADC data. #### D5-D0 < CUSTOM PATTERN HIGH> 6 upper bits of custom pattern available at the output instead of ADC data Use this mode along with "Test Patterns" (register 0x62). | A7-A0 IN HEX | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------|----|--------------------------------------------------------------------------------------------------|----|----|----|----|----|----| | 53 | 0 | <enable a="" ch="" common="" correction="" offset="" –=""> Offset<br/>correction enable</enable> | 0 | 0 | 0 | 0 | 0 | 0 | ## D6 <ENABLE OFFSET CORRECTION - Common/Ch A> Offset correction enable control for both channels (with common control) or for channel A only (with independent control). - 0 Offset correction disabled - 1 Offset correction enabled SLAS635A-AAPRII62069-AFEYISEB HUNEL2009 www.ti.com | A7-A0 IN HEX | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | |--------------|-----------------------------------------|----|----|-------------------------------------------------------------------------|----|-------------------|-----------------|----|--| | 55 | <gain -="" a="" ch="" common=""></gain> | | | <offset a="" ch="" common="" constant="" corr="" time="" –=""></offset> | | | | | | | | | | | | | Offset correction | n time constant | | | ## D7-D4 <GAIN - Common/Ch A> Gain control for both channels (with common control) or for channel A only (with independent control). 0000 0 dB gain, default after reset 0001 0.5 dB gain 0010 1.0 dB gain 0011 1.5 dB gain 0100 2.0 dB gain 0101 2.5 dB gain 0110 3.0 dB gain 0111 3.5 dB gain 1000 4.0 dB gain 1001 4.5 dB gain 1010 5.0 dB gain 1011 5.5 dB gain 1100 6.0 dB gain #### D3-D0 <OFFSET CORR TIME CONSTANT - Common/Ch A> Correction loop time constant in number of clock cycles. Applies to both channels (with common control) or for channel A only (with independent control). 0000 256 k 0001 512 k 0010 1 M 0011 2 M 0100 4 M 0101 8 M 0110 16 M 0111 32 M 1000 64 M 1001 128 M 1010 256 M 1011 512 M www.#fomDssp49IRCCR"供应商 SLAS635A-APRIL 2009-REVISED JUNE 2009 | A7-A0 IN HEX | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------|----|----|----|----|------------------------------|----|----|----| | 57 | 0 | | | | ADJUST – Conto +0.134 dB, in | | | | Using the FINE GAIN ADJUST register bits, the channel gain can be trimmed in fine steps. The trim is only additive, has 128 steps and a range of 0.134dB. The relation between the FINE GAIN ADJUST bits and the trimmed channel gain is: $\Delta$ Channel gain = 20\*log10[1 + (FINE GAIN ADJUST/8192)] Note that the total device gain = ADC gain + $\Delta$ Channel gain. The ADC gain is determined by register bits <GAIN PROGRAMMABILITY> | A7-A0 IN HEX | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------|----|----|----|----|----|---------------------------|----|----| | 62 | 0 | 0 | 0 | 0 | 0 | <test patterns=""></test> | | | #### **D2-D0 <TEST PATTERNS>** Test Patterns to verify data capture. Applies to both channels (with common control) or for channel A only (with independent control). - 000 Normal operation - 001 Outputs all zeros - 010 Outputs all ones - 011 Outputs toggle pattern In ADS62P49/48, output data <D13:D0> alternates between 010101010101 and 10101010101010 every clock cycle. In ADS62P29/28, output data <D11:D0> alternates between 010101010101 and 101010101010 every clock cycle. ## 100 Outputs digital ramp In ADS62P49/48, output data increments by one LSB (14-bit) every clock cycle from code 0 to code 16383 In ADS62P29/28, output data increments by one LSB (12-bit) every 4th clock cycle from code 0 to code 4095 - 101 Outputs custom pattern (use registers 0x51, 0x52 for setting the custom pattern) - 110 Unused - 111 Unused SLAS685A-7APRIL-2009-1-REVISED JUNE-12009-15 www.ti.com | A7-A0 IN HEX | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------|----|----|----|-----------------------------------------------------------------------------------------|-------------|-------------|-------|----| | 63 | 0 | 0 | | <off:< td=""><td>SET PEDESTA</td><td>L – Common/</td><td>Ch A&gt;</td><td></td></off:<> | SET PEDESTA | L – Common/ | Ch A> | | #### D5-D0 <OFFSET PEDESTAL – Common/Ch A> When the offset correction is enabled, the final converged value (after the offset is corrected) will be the ideal ADC mid-code value (=8192 for P49/48, = 2048 for P29/28). A pedestal can be added to the final converged value by programming these bits. So, the final converged value will be = ideal mid-code + PEDESTAL. See "Offset Correction" in application section. Applies to both channels (with common control) or for channel A only (with independent control). 011111 PEDESTAL = 31 LSB 011110 PEDESTAL = 30 LSB 011101 PEDESTAL = 29 LSB . . . . 000000 PEDESTAL = 0 . . . . 111111 PEDESTAL = -1 LSB 111110 PEDESTAL = -2 LSB . . . . 100000 PEDESTAL = -32 LSB | A7-A0 IN HEX | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------|----|----------------------------------------------------------------------------------------|----|----|----|----|----|----| | 66 | 0 | <enable b="" ch="" correction="" offset="" –=""> Offset<br/>correction enable</enable> | 0 | 0 | 0 | 0 | 0 | 0 | #### D6 < ENABLE OFFSET CORRECTION - CH B> Offset correction enable control for channel B (only with independent control). - 0 offset correction disabled - 1 offset correction enabled www.thompsc2P48IRCCR"供应商 SLAS635A-APRIL 2009-REVISED JUNE 2009 | A7-A0 IN HEX | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------|----|------------------------------------------------------------------------------------------------------------------------------------------|---------|----|-----|----|-----------------------------------|------| | 68 | | <gain -<="" th=""><th>- CH B&gt;</th><th></th><th>&lt;0F</th><th></th><th>CONSTANT – CH<br/>on time constant</th><th>I B&gt;</th></gain> | - CH B> | | <0F | | CONSTANT – CH<br>on time constant | I B> | | D7-D4 | <gain -="" b="" ch=""></gain> | Gain programmability | to 0.5 dB steps. | |-------|-------------------------------|----------------------|------------------| |-------|-------------------------------|----------------------|------------------| Applies to channel B (only with independent control). 0000 0 dB gain, default after reset 0001 0.5 dB gain 0010 1.0 dB gain 0011 1.5 dB gain 0100 2.0 dB gain 0101 2.5 dB gain 0110 3.0 dB gain 0111 3.5 dB gain 1000 4.0 dB gain 1001 4.5 dB gain 1010 5.0 dB gain 1011 5.5 dB gain 6.0 dB gain # D3-D0 OFFSET CORR TIME CONSTANT – CH B> Time constant of correction loop in number of clock cycles. Applies to channel B (only with independent control) 0000 256 k 1100 0001 512 k 0010 1 M 0011 2 M 0100 4 M 0101 8 M 0110 16 M 0111 32 M 1000 64 M 1001 128 M 1010 256 M 1011 512 M SLAS685A-APRIL 2009 -- REVISED JUNE 12009 -- www.ti.com | A7-A0 IN HEX | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------|----|----|----|----|--------------------------------|----|----|----| | 6A | | | | | SAIN ADJUST<br>to +0.134 dB, i | | | | Using the FINE GAIN ADJUST register bits, the channel gain can be trimmed in fine steps. The trim is only additive, has 128 steps and a range of 0.134dB. The relation between the FINE GAIN ADJUST bits and the trimmed channel gain is: $\Delta$ Channel gain = 20\*log10[1 + (FINE GAIN ADJUST/8192)] Note that the total device gain = ADC gain + $\Delta$ Channel gain. The ADC gain is determined by register bits <GAIN PROGRAMMABILITY> | A7-A0 IN HEX | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------|----|----|----|----|----|-----------------------------------------------------------|------------|-------| | 75 | | | 0 | 0 | 0 | <test< td=""><td>PATTERNS -</td><th>CH B&gt;</th></test<> | PATTERNS - | CH B> | ## **D2-D0 <TEST PATTERNS>** Test Patterns to verify data capture. Applies to channel B (only with independent control) - 000 Normal operation - 001 Outputs all zeros - 010 Outputs all ones - 011 Outputs toggle pattern In ADS62P49/48, output data <D13:D0> alternates between 01010101010101 and 10101010101010 every clock cycle. In ADS62P29/28, output data <D11:D0> alternates between 010101010101 and 101010101010 every clock cycle. 100 Outputs digital ramp In ADS62P49/48, output data increments by one LSB (14-bit) every clock cycle from code 0 to code 16383 In ADS62P29/28, output data increments by one LSB (12-bit) every 4<sup>th</sup> clock cycle from code 0 to code 4095 - 101 Outputs custom pattern (use registers 0x51, 0x52 for setting the custom pattern) - 110 Unused - 111 Unused www.tisomDss2P48IRCCR"供应商 SLAS635A-APRIL 2009-REVISED JUNE 2009 | A7-A0 IN HEX | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------|----|----|----|-----------------------------------------------------------------------------------------|-------------|-------------|-------|----| | 76 | 0 | 0 | | <offs< td=""><td>SET PEDESTA</td><td>L – Common/</td><td>CH B&gt;</td><td></td></offs<> | SET PEDESTA | L – Common/ | CH B> | | #### D5-D0 <OFFSET PEDESTAL - Common/CH B> When the offset correction is enabled, the final converged value (after the offset is corrected) will be the ideal ADC mid-code value (=8192 for P49/48, = 2048 for P29/28). A pedestal can be added to the final converged value by programming these bits. So, the final converged value will be = ideal mid-code + PEDESTAL. See "Offset Correction" in application section. Applies to channel B (only with independent control). 011111 PEDESTAL = 31 LSB 011110 PEDESTAL = 30 LSB 011101 PEDESTAL = 29 LSB . . . . 000000 PEDESTAL = 0 . . . . 111111 PEDESTAL = -1 LSB 111110 PEDESTAL = -2 LSB . . . . 100000 PEDESTAL = -32 LSB ## **DEVICE INFORMATION** ## PIN CONFIGURATION (LVDS MODE) - ADS62P49/P48 Figure 11. P0056-14 # PIN CONFIGURATION (LVDS MODE) - ADS62P29/P28 Figure 12. #### PIN ASSIGNMENTS (LVDS MODE) - ADS62P49/P48 and ADS62P29/P28 | Р | IN | NO. OF | I/O | DESCRIPTION | | | | |--------------|------------------------------------|--------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | PINS | 1/0 | DESCRIPTION | | | | | AVDD | 16, 33, 34 | 3 | I | Analog power supply | | | | | AGND | 17, 18, 21, 24,<br>27, 28, 31, I32 | 8 | I | Analog ground | | | | | CLKP, CLKM | 25, 26 | 2 | I | Differential clock input | | | | | INP_A, INM_A | 29, 30 | 2 | I | Differential analog input, Channel A | | | | | INP_B, INM_B | 19, 20 | 2 | I | Differential analog input, Channel B | | | | | VCM | 23 | 1 | Ю | Internal reference mode – Common-mode voltage output. | | | | | | | | | External reference mode – Reference input. The voltage forced on this pin sets the internal references. | | | | | RESET | 12 | 1 | I | Serial interface RESET input. | | | | | | | | | When using the serial interface mode, the user <i>must</i> initialize internal registers through hardware RESET by applying a high-going pulse on this pin or by using software reset option. Refer to <i>Serial Interface</i> section. | | | | ## PIN ASSIGNMENTS (LVDS MODE) - ADS62P49/P48 and ADS62P29/P28 (continued) | PIN | | NO. OF | I/O | DESCRIPTION | | | | | |-----------------|----------------------------------------|--------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | NAME | NO. | PINS | 2 | DESCRIPTION | | | | | | | | | | In parallel interface mode, the user has to tie RESET pin permanently <i>high</i> . (SCLK and SEN are used as parallel control pins in this mode) | | | | | | | | | | The pin has an internal 100 kΩ pull-down resistor. | | | | | | SCLK | 13 | 1 | - 1 | This pin functions as serial interface clock input when RESET is <i>low</i> . | | | | | | | | | | It controls selection of internal or external reference when RESET is tied <i>high</i> . See Table 4 for detailed information. | | | | | | | | | | The pin has an internal 100 kΩ pull-down resistor. | | | | | | SDATA | 14 | 1 | - 1 | Serial interface data input. | | | | | | | | | | The pin has an internal $100 \text{K}\Omega$ pull-down resistor. It has no function in parallel interface mode and can be tied to ground. | | | | | | SEN | 15 | 1 | - | This pin functions as serial interface enable input when RESET is <i>low</i> . | | | | | | | | | | It controls selection of data format and interface type when RESET is tied high. See Table 5 for detailed information. | | | | | | | | | | The pin has an internal 100 $k\Omega$ pull-up resistor to DRVDD | | | | | | SDOUT | 64 | 1 | 0 | This pin functions as serial interface register readout, when the <serial readout=""> bit is enabled.</serial> | | | | | | | | | | When <serial readout=""> = 0, this pin forces logic LOW and is not 3-stated.</serial> | | | | | | CTRL1 | 35 | 1 | I | | | | | | | CTRL2 | 36 | 1 | - | Digital control input pins. Together, they control various power down modes. | | | | | | CTRL3 | 37 | 1 | - | | | | | | | CLKOUTP | 57 | 1 | 0 | Differential output clock, true | | | | | | CLKOUTM | 56 | 1 | 0 | Differential output clock, complement | | | | | | DA0P, DA0M | | 2 | 0 | Differential output data pair, D0 and D1 multiplexed - Channel A | | | | | | DA2P, DA2M | | 2 | 0 | Differential output data D2 and D3 multiplexed, true - Channel A | | | | | | DA4P, DA4M | | 2 | 0 | Differential output data D4 and D5 multiplexed, true - Channel A | | | | | | DA6P, DA6M | | 2 | 0 | Differential output data D6 and D7 multiplexed, true - Channel A | | | | | | DA8P, DA8M | | 2 | 0 | Differential output data D8 and D9 multiplexed, true - Channel A | | | | | | DA10P,<br>DA10M | | 2 | 0 | Differential output data D10 and D11 multiplexed, true – Channel A | | | | | | DA12P,<br>DA12M | Refer to Figure 11 and | 2 | 0 | Differential output data D12 and D13 multiplexed, true – Channel A | | | | | | DB0P, DB0M | Figure 12 | 2 | 0 | Differential output data pair, D0 and D1 multiplexed – Channel B | | | | | | DB2P, DB2M | | 2 | 0 | Differential output data D2 and D3 multiplexed, true - Channel B | | | | | | DB4P, DB4M | = | 2 | 0 | Differential output data D4 and D5 multiplexed, true - Channel B | | | | | | DB6P, DB6M | = | 2 | 0 | Differential output data D6 and D7 multiplexed, true - Channel B | | | | | | DB8P, DB8M | | 2 | 0 | Differential output data D8 and D9 multiplexed, true - Channel B | | | | | | DB10P,<br>DB10M | | 2 | 0 | Differential output data D10 and D11 multiplexed, true – Channel B | | | | | | DB12P,<br>DB12M | | 2 | 0 | Differential output data D12 and D13 multiplexed, true – Channel B | | | | | | DRVDD | 1, 38, 48, 58 | 4 | _ | Output buffer supply | | | | | | DRGND | 39, 49, 59,<br>PAD | 4 | I | Output buffer ground | | | | | | NC | Refer to<br>Figure 11 and<br>Figure 12 | | | Do not connect | | | | | <u>₩豐簡界DS62P48IRCCR"供应商</u> # PIN CONFIGURATION (CMOS MODE) - ADS62P49/P48 Figure 13. ## PIN CONFIGURATION (CMOS MODE) - ADS62P29/P28 Figure 14. ## PIN ASSIGNMENTS (CMOS MODE) - ADS62P49/P48 and ADS62P29/P28 | PIN | | NO. OF | I/O | DESCRIPTION | | | | |--------------|------------------------------------|--------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | PINS | 1/0 | DESCRIPTION | | | | | AVDD | 16, 33, 34 | 3 | I | Analog power supply | | | | | AGND | 17, 18, 21, 24,<br>27, 28, 31, I32 | 8 | I | Analog ground | | | | | CLKP, CLKM | 25, 26 | 2 | I | Differential clock input | | | | | INP_A, INM_A | 29, 30 | 2 | I | Differential analog input, Channel A | | | | | INP_B, INM_B | 19, 20 | 2 | I | Differential analog input, Channel B | | | | | VCM | 23 | 1 | Ю | Internal reference mode – Common-mode voltage output. | | | | | | | | | External reference mode – Reference input. The voltage forced on this pin sets the internal references. | | | | | RESET | 12 | 1 | I | Serial interface RESET input. | | | | | | | | | When using the serial interface mode, the user <b>MUST</b> initialize internal registers through hardware RESET by applying a high-going pulse on this pin or by using software reset option. Refer to <b>SERIAL INTERFACE</b> section. | | | | <u>₩豐梅•飛DS62P48IRCCR"供应商</u> ## PIN ASSIGNMENTS (CMOS MODE) - ADS62P49/P48 and ADS62P29/P28 (continued) | PIN | | NO. OF | | DECODINE | |----------|----------------------------------------|--------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | PINS | I/O | DESCRIPTION | | | | | | In parallel interface mode, the user has to tie RESET pin permanently <i>high</i> . (SDATA and SEN are used as parallel control pins in this mode) | | | | | | The pin has an internal 100 kΩ pull-down resistor. | | SCLK | 13 | 1 | I | This pin functions as serial interface clock input when RESET is <i>low</i> . | | | | | | It controls selection of internal or external reference when RESET is tied <i>high</i> . See Table 4 for detailed information. | | | | | | The pin has an internal 100-kΩ pull-down resistor. | | SDATA | 14 | 1 | I | Serial interface data input. | | | | | | The pin has an internal 100-k $\Omega$ pull-down resistor. It has no function in parallel interface mode and can be tied to ground. | | SEN | 15 | 1 | I | This pin functions as serial interface enable input when RESET is <i>low</i> . | | | | | | It controls selection of data format and interface type when RESET is tied <i>high</i> . See Table 5 for detailed information. | | | | | | The pin has an internal 100 k $\Omega$ pull-up resistor to DRVDD | | SDOUT | 64 | 1 | 0 | This pin functions as serial interface register readout, when the <serial readout=""> bit is enabled.</serial> | | | | | | When <serial readout=""> = 0, this pin forces logic LOW and is not 3-stated.</serial> | | CTRL1 | 35 | 1 | I | | | CTRL2 | 36 | 1 | I | Digital control input pins. Together, they control various power down modes. | | CTRL3 | 37 | 1 | I | | | CLKOUT | 5 | 1 | 0 | CMOS output clock | | DA0-DA13 | Refer to<br>Figure 13 and<br>Figure 14 | 14 | 0 | Channel A ADC output data bits, CMOS levels | | DB0-DB13 | | 14 | 0 | Channel B ADC output data bits, CMOS levels | | DRVDD | 1, 38, 48, 58 | 4 | I | Output buffer supply | | DRGND | 39, 49, 59,<br>PAD | 4 | I | Output buffer ground | | NC | Refer to<br>Figure 13 and<br>Figure 14 | | | Do not connect | ## TYPICAL CHARACTERISTICS - ADS62P49 All plots are at 25°C, AVDD = 3.3 V, DRVDD = 1.8 V, maximum rated sampling frequency, sine wave input clock. 1.5 V<sub>PP</sub> differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 dB gain, LVDS output interface, 32K point FFT (unless otherwise noted) <u>₩營销%DS62P48IRCCR"供应商</u> # TYPICAL CHARACTERISTICS - ADS62P49 (continued) # TYPICAL CHARACTERISTICS – ADS62P49 (continued) Figure 31. <u>₩營物界DS62P48IRCCR"供应商</u> #### **TYPICAL CHARACTERISTICS – ADS62P48** # TYPICAL CHARACTERISTICS – ADS62P48 (continued) <u>₩營销%DS62P48IRCCR"供应商</u> # TYPICAL CHARACTERISTICS - ADS62P48 (continued) #### **TYPICAL CHARACTERISTICS – ADS62P29** <u>₩豐铈界DS62P48IRGCR"供应商</u> # TYPICAL CHARACTERISTICS - ADS62P29 (continued) # TYPICAL CHARACTERISTICS - ADS62P29 (continued) <u>₩營物界DS62P48IRGCR"供应商</u> #### TYPICAL CHARACTERISTICS - ADS62P28 # TYPICAL CHARACTERISTICS – ADS62P28 (continued) <u>₩豐街界DS62P48IRCCR"供应商</u> # TYPICAL CHARACTERISTICS - ADS62P28 (continued) #### TYPICAL CHARACTERISTICS - COMMON PLOTS Figure 84. www.tikowDccoD401BCCB"供应商 #### TYPICAL CHARACTERISTICS - ADS62P49/48/29/28 ## TYPICAL CHARACTERISTICS - ADS62P49/48 <u>₩豐梅•飛DS62P48IRGCR"供应商</u> #### TYPICAL CHARACTERISTICS - ADS62P29/28 #### **APPLICATION INFORMATION** #### THEORY OF OPERATION The ADS62Px9/x8 is a family of high performance and low power dual channel 14-bit/12-bit A/D converters with sampling rates up to 250 MSPS. At every falling edge of the input clock, the analog input signal of each channel is sampled simultaneously. The sampled signal in each channel is converted by a pipeline of low resolution stages. In each stage, the sampled and held signal is converted by a high speed, low resolution flash sub-ADC. The difference (residue) between the stage input and its quantized equivalent is gained and propagates to the next stage. At every clock, each succeeding stage resolves the sampled input with greater accuracy. The digital outputs from all stages are combined in a digital correction logic block and processed digitally to create the final code, after a data latency of 22 clock cycles. The digital output is available as either DDR LVDS or parallel CMOS and coded in either straight offset binary or binary 2s complement format. The dynamic offset of the first stage sub-ADC limits the maximum analog input frequency to about 500MHz (with 2V pp amplitude) and about 800MHz (with 1V pp amplitude). #### **ANALOG INPUT** The analog input consists of a switched-capacitor based differential sample and hold architecture. This differential topology results in very good AC performance even for high input frequencies at high sampling rates. The INP and INM pins have to be externally biased around a common-mode voltage of 1.5V, available on VCM pin. For a full-scale differential input, each input pin INP, INM has to swing symmetrically between VCM + 0.5V and VCM – 0.5V, resulting in a 2Vpp differential input swing. The input sampling circuit has a high 3-dB bandwidth that extends up to 700 MHz (measured from the input pins to the sampled voltage). Figure 93. Analog Input Circuit Submit Documentation Feedback <u>₩豐</u>簡¶DS62P48IRCCR"供应商 #### **Drive Circuit Requirements** For optimum performance, the analog inputs must be driven differentially. This improves the common-mode noise immunity and even order harmonic rejection. A $5-\Omega$ to $15-\Omega$ resistor in series with each input pin is recommended to damp out ringing caused by package parasitic. SFDR performance can be limited due to several reasons - the effect of sampling glitches (described below), non-linearity of the sampling circuit and non-linearity of the quantizer that follows the sampling circuit. Depending on the input frequency, sample rate and input amplitude, one of these plays a dominant part in limiting performance. At very high input frequencies (> about 300 MHz), SFDR is determined largely by the device's sampling circuit non-linearity. At low input amplitudes, the quantizer non-linearity usually limits performance. Glitches are caused by the opening and closing of the sampling switches. The driving circuit should present a low source impedance to absorb these glitches. Otherwise, this could limit performance, mainly at low input frequencies (up to about 200 MHz). It is also necessary to present low impedance (< 50 $\Omega$ ) for the common mode switching currents. This can be achieved by using two resistors from each input terminated to the common mode voltage (VCM). The device includes an internal R-C filter from each input to ground. The purpose of this filter is to absorb the sampling glitches inside the device itself. The cut-off frequency of the R-C filter involves a trade-off. A lower cut-off frequency (larger C) absorbs glitches better, but it reduces the input bandwidth. On the other hand, with a higher cut-off frequency (smaller C), bandwidth support is maximized. But now, the sampling glitches need to be supplied by the external drive circuit. This has limitations due to the presence of the package bond-wire inductance. In ADS62PXX, the R-C component values have been optimized while supporting high input bandwidth (up to 700 MHz). However, in applications with input frequencies up to 200-300MHz, the filtering of the glitches can be improved further using an external R-C-R filter (as shown in Figure 96 and Figure 97). In addition to the above, the drive circuit may have to be designed to provide a low insertion loss over the desired frequency range and matched impedance to the source. While doing this, the ADC input impedance must be considered. Figure 94 and Figure 95 show the impedance (Zin = Rin || Cin) looking into the ADC input pins. Figure 94. ADC Analog Input Resistance (Rin) Across Frequency Figure 95. ADC Analog Input Capacitance (Cin) Across Frequency # **Driving Circuit** Two example driving circuit configurations are shown in Figure 96 and Figure 97 one optimized for low bandwidth (low input frequencies) and the other one for high bandwidth to support higher input frequencies. In Figure 96, an external R-C-R filter using 22 pF has been used. Together with the series inductor (39 nH), this combination forms a filter and absorbs the sampling glitches. Due to the large capacitor (22 pF) in the R-C-R and the $15-\Omega$ resistors in series with each input pin, the drive circuit has low bandwidth and supports low input frequencies (< 100MHz). To support higher input frequencies (up to about 300 MHz, see Figure 97), the capacitance used in the R-C-R is reduced to 3.3 pF and the series inductors are shorted out. Together with the lower series resistors (5 $\Omega$ ), this drive circuit provides high bandwidth and supports high input frequencies. Transformers such as ADT1-1WT or ETC1-1-13 can be used up to 300MHz. Without the external R-C-R filter, the drive circuit has very high bandwidth and can support very high input frequencies (> 300MHz). For example, a transmission line transformer such as ADTL2-18 can be used (see Figure 98). Note that both the drive circuits have been terminated by 50 $\Omega$ near the ADC side. The termination is accomplished by a 25- $\Omega$ resistor from each input to the 1.5-V common-mode (VCM) from the device. This allows the analog inputs to be biased around the required common-mode voltage. The mismatch in the transformer parasitic capacitance (between the windings) results in degraded even-order harmonic performance. Connecting two identical RF transformers back to back helps minimize this mismatch and good performance is obtained for high frequency input signals. An additional termination resistor pair may be required between the two transformers as shown in the figures. The center point of this termination is connected to ground to improve the balance between the P and M side. The values of the terminations between the transformers and on the secondary side have to be chosen to get an effective 50 $\Omega$ (in the case of 50- $\Omega$ source impedance). <u>₩豐销界DS62P48IRCCR"供应商</u> Figure 96. Drive Circuit With Low Bandwidth (for low input frequencies) Figure 97. Drive Circuit With High Bandwidth (for high input frequencies) Figure 98. Drive Circuit with Very High Bandwidth (> 300 MHz) All these examples show 1:1 transformers being used with a $50-\Omega$ source. As explained in the "Drive Circuit Requirements", this helps to present a low source impedance to absorb the sampling glitches. With a 1:4 transformer, the source impedance will be 200 ohms. The higher impedance can lead to degradation in performance, compared to the case with 1:1 transformers. For applications where only a band of frequencies are used, the drive circuit can be tuned to present a low impedance for the sampling glitches. Figure 99shows an example with 1:4 transformer, tuned for a band around 150 MHz. Figure 99. Drive Circuit with 1:4 Transformer #### **Input Common-Mode** To ensure a low-noise common-mode reference, the VCM pin is filtered with a $0.1\mu F$ low-inductance capacitor connected to ground. The VCM pin is designed to directly drive the ADC inputs. The input stage of the ADC sinks a common-mode current in the order of $3.6\mu A$ / MSPS (about $900\mu A$ at 250 MSPS). #### REFERENCE The ADS62Px9/x8 has built-in internal references REFP and REFM, requiring no external components. Design schemes are used to linearize the converter load seen by the references; this and the on-chip integration of the requisite reference capacitors eliminates the need for external decoupling. The full-scale input range of the converter can be controlled in the external reference mode as explained below. The internal or external reference modes can be selected by programming the serial interface register bit **<REF>**. <del>"插"NDS62P48IRCCR"供应商</del> Figure 100. Reference Section # **Internal Reference** When the device is in internal reference mode, the REFP and REFM voltages are generated internally. Common-mode voltage (1.5V nominal) is output on VCM pin, which can be used to externally bias the analog input pins. #### **External Reference** When the device is in external reference mode, the VCM acts as a reference input pin. The voltage forced on the VCM pin is buffered and gained by 1.33 internally, generating the REFP and REFM voltages. The differential input voltage corresponding to full-scale is given by the following: Full-scale differential input pp = (Voltage forced on VCM) x 1.33 In this mode, the 1.5V common-mode voltage to bias the input pins has to be generated externally. #### **CLOCK INPUT** The ADS62Px9/x8 clock inputs can be driven differentially (sine, LVPECL or LVDS) or single-ended (LVCMOS), with little or no difference in performance between them. The common-mode voltage of the clock inputs is set to VCM using internal 5-k $\Omega$ resistors as shown in Figure 101. This allows using transformer-coupled drive circuits for sine wave clock or ac-coupling for LVPECL, LVDS clock sources (Figure 102 and Figure 103). Figure 101. Internal Clock Buffer Single-ended CMOS clock can be ac-coupled to the CLKP input, with CLKM (pin 11) connected to ground with a 0.1- $\mu$ F capacitor, as shown in Figure 103. For best performance, the clock inputs have to be driven differentially, reducing susceptibility to common-mode noise. For high input frequency sampling, it is recommended to use a clock source with very low jitter. Bandpass filtering of the clock source can help reduce the effect of jitter. There is no change in performance with a non-50% duty cycle clock input. Figure 102. Differential Clock Driving Circuit Figure 103. Single-Ended Clock Driving Circuit S0168-14 <u>₩豐铈界DS62P48IRGCR"供应商</u> #### **GAIN PROGRAMMABILITY** The ADS62Px9/x8 includes gain settings that can be used to get improved SFDR performance (compared to no gain). The gain is programmable from 0dB to 6dB (in 0.5 dB steps). For each gain setting, the analog input full-scale range scales proportionally, as shown in Table 8. The SFDR improvement is achieved at the expense of SNR; for each 1dB gain step, the SNR degrades about 1dB. The SNR degradation is less at high input frequencies. As a result, the gain is very useful at high input frequencies as the SFDR improvement is significant with marginal degradation in SNR. So, the gain can be used to trade-off between SFDR and SNR. Note that the default gain after reset is 0dB. | TYPE | FULL-SCALE, Vpp | |---------------------|-----------------| | Default after reset | 2 V | | | 1.78 | | | 1.59 | | Fine programmable | 1.42 | | Fine, programmable | 1.26 | | | 1.12 | | | 1.00 | | | TYPE | **Table 8. Full-Scale Range Across Gains** #### OFFSET CORRECTION The ADS62Px9/x8 has an internal offset correction algorithm that estimates and corrects dc offset up to ±10mV. The correction can be enabled using the serial register bit **<ENABLE OFFSET CORRECTION>**. Once enabled, the algorithm estimates the channel offset and applies the correction every clock cycle. The time constant of the correction loop is a function of the sampling clock frequency. The time constant can be controlled using register bits **<OFFSET CORR TIME CONSTANT>** as described in Table 9. After the offset is estimated, the correction can be frozen by setting **<ENABLE OFFSET CORRECTION>** back to 0. Once frozen, the last estimated value is used for offset correction every clock cycle. The correction does not affect the phase of the signal. Note that offset correction is disabled by default after reset. Figure 104 shows the time response of the offset correction algorithm, after it is enabled. **Table 9. Time Constant of Offset Correction Algorithm** | <pre><offset constant="" corr="" time=""> D3-D0</offset></pre> | CONSTANT> IIME CONSTANT (IC <sub>CLK</sub> ), | | | | |--------------------------------------------------------------------|-----------------------------------------------|----------------|--|--| | 0000 | 256 k | 1 ms | | | | 0001 | 512 k | 2 ms | | | | 0010 | 1 M | 4 ms | | | | 0011 | 2 M | 8 ms | | | | 0100 | 4 M | 17 ms | | | | 0101 | 8 M | 33 ms<br>67 ms | | | | 0110 | 16 M | | | | | 0111 | 32 M | 134 ms | | | | 1000 | 64 M | 268 ms | | | | 1001 | 128 M | 536 ms | | | | 1010 | 256 M | 1.1 s | | | | 1011 | 512 M | 2.2 s | | | | 1100 | RESERVED | | | | | 1101 | RESERVED | | | | (1) Sampling frequency, Fs = 250 MSPS Table 9. Time Constant of Offset Correction Algorithm (continued) | <offset corr="" time<br="">CONSTANT&gt;<br/>D3-D0</offset> | TIME CONSTANT (TC <sub>CLK</sub> ),<br>NUMBER OF CLOCK CYCLES | TIME CONSTANT, sec<br>(=TC <sub>CLK</sub> × 1/Fs) <sup>(1)</sup> | |------------------------------------------------------------|---------------------------------------------------------------|------------------------------------------------------------------| | 1110 | RESERVED | | | 1111 | RESERVED | | Figure 104. Time Response of Offset Correction ### **POWER DOWN** The ADS62Px9/x8 has two power down modes – global power down and individual channel standby. These can be set using either the serial register bits or using the control pins CTRL1 to CTRL3. | | CONFIGURE USIN | WAKE UD | | | | |------------------------------------------------------------------------------------------------------------------|-----------------------------------------|---------|--------|-----------------|--------------| | POWER DOWN MODES | SERIAL INTERFACE | _ | ARALLE | WAKE-UP<br>TIME | | | Normal operation | <power down="" modes=""> = 0000</power> | low | low | low | _ | | Output buffer disabled for channel B | <power down="" modes=""> = 1001</power> | low | low | high | _ | | Output buffer disabled for channel A | <power down="" modes=""> = 1010</power> | low | high | low | _ | | Output buffer disabled for channel A and B | <power down="" modes=""> = 1011</power> | low | high | high | _ | | Global power down | <power down="" modes=""> = 1100</power> | high | low | low | Slow (30 μs) | | Channel B standby | <power down="" modes=""> = 1101</power> | high | low | high | Fast (1 μs) | | Channel A standby | <power down="" modes=""> = 1110</power> | high | high | low | Fast (1 μs) | | Multiplexed (MUX) mode – Output data of channel A and B is multiplexed and available on <b>DA13 to DA0</b> pins. | <power down="" modes=""> = 1111</power> | high | high | high | _ | #### **Global Power Down** In this mode, the entire chip including both the A/D converters, internal reference and the output buffers are powered down resulting in reduced total power dissipation of about 45 mW. The output buffers are in high impedance state. The wake-up time from the global power down to data becoming valid in normal mode is typically $30\mu s$ . #### **Channel Standby** Here, each channel's A/D converter can be powered down. The internal references are active, resulting in quick wake-up time of 1 μs. The total power dissipation in standby is about 475 mW. <u>₩營销%DS62P48IRCCR"供应商</u> #### **Input Clock Stop** In addition to the above, the converter enters a low-power mode when the input clock frequency falls below 1 MSPS. The power dissipation is about 275 mW. #### **POWER SUPPLY SEQUENCE** During power-up, the AVDD and DRVDD supplies can come up in any sequence. The two supplies are separated in the device. Externally, they can be driven from separate supplies or from a single supply. # **DIGITAL OUTPUT INFORMATION** The ADS62Px9/x8 provides 14-bit/12-bit data and an output clock synchronized with the data. # **Output Interface** Two output interface options are available – Double Data Rate (DDR) LVDS and parallel CMOS. They can be selected using the serial interface register bit <LVDS\_CMOS> or using DFS pin in parallel configuration mode. # **DDR LVDS Outputs** In this mode, the data bits and clock are output using LVDS (Low Voltage Differential Signal) levels. Two data bits are multiplexed and output on each LVDS differential pair. Figure 105. LVDS Outputs Even data bits D0, D2, D4... are output at the rising edge of CLKOUTP and the odd data bits D1, D3, D5... are output at the falling edge of CLKOUTP. Both the rising and falling edges of CLKOUTP have to be used to capture all the data bits (SEE Figure 106). <u>₩豐</u>簡¶DS62P48IRCCR"供应商 Figure 106. DDR LVDS Interface #### **LVDS Buffer** The equivalent circuit of each LVDS output buffer is shown in Figure 107. The buffer is designed to present an output impedance of 100 $\Omega$ (Rout). The differential outputs can be terminated at the receive end by a 100- $\Omega$ termination. The buffer output impedance behaves like a source-side series termination. By absorbing reflections from the receiver end, it helps to improve signal integrity. Note that this internal termination cannot be disabled and its value cannot be changed. Switch impedance is nominally 50 Ω (±10%) When the High switches are closed, OUTP = 1.375 V, OUTM = 1.025 V When the Low switches are closed, OUTP = 1.025 V, OUTM = 1.375 V When the High (or Low) switches are closed, Rout = 100 $\Omega$ S0374-03 Figure 107. LVDS Buffer Equivalent Circuit #### **Parallel CMOS Interface** In CMOS mode, each data bit is output on a separate pin as a CMOS voltage level, every clock cycle. This mode is recommended only up to 210 MSPS, beyond which the CMOS data outputs do not have sufficient time to settle to valid logic levels. For sampling frequencies up to 150 MSPS, the rising edge of the output clock CLKOUT can be used to latch data in the receiver. The setup and hold timings of the output data with respect to CLKOUT are specified in the timing specification table up to 150 MSPS. For sampling frequencies above 150 MSPS, it is recommended to use an external clock to capture data. The delay from input clock to output data and the data valid times are specified up to 210 MSPS. These timings can be used to delay the input clock appropriately and use it to capture the data. When using the CMOS interface, it is important to minimize the load capacitance seen by data and clock output pins by using short traces on the board. Figure 108. CMOS Outputs #### **CMOS Interface Power Dissipation** With CMOS outputs, the DRVDD current scales with the sampling frequency and the load capacitance on every output pin. The maximum DRVDD current occurs when each output bit toggles between 0 and 1 every clock cycle. In actual applications, this condition is unlikely to occur. The actual DRVDD current would be determined by the average number of output bits switching, which is a function of the sampling frequency and the nature of the analog input signal. Digital current due to CMOS output switching = $C_L \times DRVDD \times (N \times F_{AVG})$ , where $C_L$ = load capacitance, $N \times F_{AVG}$ = average number of output bits switching. Figure 86 shows the current with various load capacitances across sampling frequencies at 2.5-MHz analog input frequency # **Multiplexed Output Mode (only with CMOS interface)** In this mode, the digital outputs of both the channels are multiplexed and output on a single bus (DA0-DA13 pins). The channel B output pins (DB0-DB13) are 3-stated. Since the output data rate on the DA bus is effectively doubled, this mode is recommended only for low sampling frequencies (<65MSPS). This mode can be enabled using register bits <POWER DOWN MODES> or using the parallel pins CTRL1-3. #### **Output Data Format** Two output data formats are supported – 2s complement and offset binary. They can be selected using the serial interface register bit **<DATA FORMAT>** or controlling the DFS pin in parallel configuration mode. In the event of an input voltage overdrive, the digital outputs go to the appropriate full scale level. For a positive overdrive, the output code is 0x3FFF in offset binary output format, and 0x1FFF in 2s complement output format. For a negative input overdrive, the output code is 0x0000 in offset binary output format and 0x2000 in 2s complement output format. #### **BOARD DESIGN CONSIDERATIONS** #### Grounding A single ground plane is sufficient to give good performance, provided the analog, digital, and clock sections of the board are cleanly partitioned. See the EVM User Guide (SLAU237) for details on layout and grounding. #### **Supply Decoupling** As ADS62Px9/x8 already includes internal decoupling, minimal external decoupling can be used without loss in performance. Note that decoupling capacitors can help filter external power supply noise, so the optimum number of capacitors would depend on the actual application. The decoupling capacitors should be placed very close to the converter supply pins. #### **Exposed Pad** In addition to providing a path for heat dissipation, the pad is also electrically connected to digital ground internally. So, it is necessary to solder the exposed pad to the ground plane for best thermal and electrical performance. For detailed information, see application notes *QFN Layout Guidelines* (SLOA122) and *QFN/SON PCB Attachment* (SLUA271). <u>₩豐街界DS62P48IRCCR"供应商</u> #### **DEFINITION OF SPECIFICATIONS** **Analog Bandwidth** – The analog input frequency at which the power of the fundamental is reduced by 3 dB with respect to the low frequency value. **Aperture Delay** – The delay in time between the rising edge of the input sampling clock and the actual time at which the sampling occurs. This delay will be different across channels. The maximum variation is specified as aperture delay variation (channel-channel). Aperture Uncertainty (Jitter) - The sample-to-sample variation in aperture delay. Clock Pulse Width/Duty Cycle – The duty cycle of a clock signal is the ratio of the time the clock signal remains at a logic high (clock pulse width) to the period of the clock signal. Duty cycle is typically expressed as a percentage. A perfect differential sine-wave clock results in a 50% duty cycle. **Maximum Conversion Rate** – The maximum sampling rate at which certified operation is given. All parametric testing is performed at this sampling rate unless otherwise noted. Minimum Conversion Rate – The minimum sampling rate at which the ADC functions. **Differential Nonlinearity (DNL)** – An ideal ADC exhibits code transitions at analog input values spaced exactly 1 LSB apart. The DNL is the deviation of any single step from this ideal value, measured in units of LSBs. **Integral Nonlinearity (INL)** – The INL is the deviation of the ADC's transfer function from a best fit line determined by a least squares curve fit of that transfer function, measured in units of LSBs. **Gain Error** – Gain error is the deviation of the ADC's actual input full-scale range from its ideal value. The gain error is given as a percentage of the ideal input full-scale range. Gain error has two components: error due to reference inaccuracy and error due to the channel. Both these errors are specified independently as $E_{GREF}$ and $E_{GCHAN}$ . To a first order approximation, the total gain error will be $E_{TOTAL} \sim E_{GREF} + E_{GCHAN}$ . For example, if $E_{TOTAL} = \pm 0.5\%$ , the full-scale input varies from (1-0.5/100) x FS<sub>ideal</sub> to (1 + 0.5/100) x FS<sub>ideal</sub>. **Offset Error** – The offset error is the difference, given in number of LSBs, between the ADC's actual average idle channel output code and the ideal average idle channel output code. This quantity is often mapped into mV. **Temperature Drift** – The temperature drift coefficient (with respect to gain error and offset error) specifies the change per degree Celsius of the parameter from $T_{MIN}$ to $T_{MAX}$ . It is calculated by dividing the maximum deviation of the parameter across the $T_{MIN}$ to $T_{MAX}$ range by the difference $T_{MAX}$ – $T_{MIN}$ . **Signal-to-Noise Ratio** – SNR is the ratio of the power of the fundamental (PS) to the noise floor power (PN), excluding the power at DC and the first nine harmonics. $$SNR = 10Log^{10} \frac{P_S}{P_N}$$ (1) SNR is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full scale) when the power of the fundamental is extrapolated to the converter's full-scale range. **Signal-to-Noise and Distortion (SINAD)** – SINAD is the ratio of the power of the fundamental ( $P_S$ ) to the power of all the other spectral components including noise ( $P_N$ ) and distortion ( $P_D$ ), but excluding dc. $$SINAD = 10Log^{10} \frac{P_S}{P_N + P_D}$$ (2) SINAD is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full scale) when the power of the fundamental is extrapolated to the converter's full-scale range. **Effective Number of Bits (ENOB)** – The ENOB is a measure of the converter performance as compared to the theoretical limit based on quantization noise. $$\mathsf{ENOB} = \frac{\mathsf{SINAD} - 1.76}{6.02} \tag{3}$$ **Total Harmonic Distortion (THD)** – THD is the ratio of the power of the fundamental (P<sub>S</sub>) to the power of the first nine harmonics (PD). $$THD = 10Log^{10} \frac{P_S}{P_N}$$ (4) THD is typically given in units of dBc (dB to carrier). **Spurious-Free Dynamic Range (SFDR)** – The ratio of the power of the fundamental to the highest other spectral component (either spur or harmonic). SFDR is typically given in units of dBc (dB to carrier). **Two-Tone Intermodulation Distortion** – IMD3 is the ratio of the power of the fundamental (at frequencies f1 and f2) to the power of the worst spectral component at either frequency 2f1–f2 or 2f2–f1. IMD3 is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full scale) when the power of the fundamental is extrapolated to the converter's full-scale range. **DC Power Supply Rejection Ratio (DC PSRR)** – The DC PSSR is the ratio of the change in offset error to a change in analog supply voltage. The DC PSRR is typically given in units of mV/V. AC Power Supply Rejection Ratio (AC PSRR) – AC PSRR is the measure of rejection of variations in the supply voltage by the ADC. If $\Delta V_{SUP}$ is the change in supply voltage and $\Delta V$ out is the resultant change of the ADC output code (referred to the input), then PSRR = $$20 \text{Log}^{10} \frac{\Delta V_{\text{OUT}}}{\Delta V_{\text{SUP}}}$$ (Expressed in dBc) (5) **Voltage Overload Recovery** – The number of clock cycles taken to recover to less than 1% error after an overload on the analog inputs. This is tested by separately applying a sine wave signal with 6dB positive and negative overload. The deviation of the first few samples after the overload (from their expected values) is noted. **Common Mode Rejection Ratio (CMRR)** – CMRR is the measure of rejection of variation in the analog input common-mode by the ADC. If $\Delta V$ cm\_in is the change in the common-mode voltage of the input pins and $\Delta V_{OUT}$ is the resultant change of the ADC output code (referred to the input), then CMRR = $$20\text{Log}^{10} \frac{\Delta V_{\text{OUT}}}{\Delta V_{\text{CM}}}$$ (Expressed in dBc) (6) Cross-Talk (only for multi-channel ADC)— This is a measure of the internal coupling of a signal from adjacent channel into the channel of interest. It is specified separately for coupling from the immediate neighboring channel (near-channel) and for coupling from channel across the package (far-channel). It is usually measured by applying a full-scale signal in the adjacent channel. Cross-talk is the ratio of the power of the coupling signal (as measured at the output of the channel of interest) to the power of the signal applied at the adjacent channel input. It is typically expressed in dBc. # <u>₩豐梅•飛DS62P48IRCCR"供应商</u> # **REVISION HISTORY** | Changes from Original (April 2009) to Revision A | Page | |-----------------------------------------------------------------------------------------------------|--------------------| | Changed ADS62P48, ADS62P29, ADS62P28 from product preview to production data | 4 | | Added Analog supply current max value of 320 mA | 6 | | Added Output buffer supply current, LVDS interface max value of 165 mA | 6 | | Added Analog power max value of 1.05 W | 6 | | Added Digital power, LVDS interface max value of 0.3 W | 6 | | • Added SNR Signal to noise ratio,LVDS, Fin = 170 MHz, 0 dB gain min value of 68 dBFS | 7 | | • Added SINADSignal to noise and distortion ratio, LVDS, Fin = 170 MHz, 0 dB gain min value of 66.5 | dBFS 7 | | • Added SNR Signal to noise ratio,LVDS, Fin = 170 MHz, 0 dB gain min value of 66.5 dBFS | 7 | | • Added SNR Signal to noise ratio,LVDS, Fin = 170 MHz, 0 dB gain min value of 66.5 dBFS | 7 | | • Added SINADSignal to noise and distortion ratio, LVDS, Fin = 170 MHz, 0 dB gain min value of 66 d | BFS 7 | | • Added SINADSignal to noise and distortion ratio, LVDS, Fin = 170 MHz, 0 dB gain min value of 66 d | BFS 7 | | Added DNL Differential non-linearity min value of -0.9 LSB | 7 | | Added DNL Differential non-linearity max value of 1.3 LSB | 7 | | Added DNL Differential non-linearity min value of -0.9 LSB | 7 | | Added DNL Differential non-linearity max value of 1.3 LSB | 7 | | Added INL Integrated non-linearity min value of –5 LSB | 7 | | Added INL Integrated non-linearity max value of 5 LSB | 7 | | Added INL Integrated non-linearity min value of –5 LSB | 7 | | Added INL Integrated non-linearity max value of 5 LSB | 7 | | Added SFDR Spurious Free Dynamic Range, Fin = 170 MHz min value of 71 dBc | 8 | | • Added SFDRSpurious Free Dynamic Range, excluding HD2, HD3, Fin = 170 MHz min value of 78 dB | 3c 8 | | Added HD2 Second Harmonic Distortion, Fin = 170 MHz min value of 71 dBc | 8 | | Added HD3 Third Harmonic Distortion, Fin = 170 MHz min value of 71 dBc | 8 | | Added THDTotal harmonic distortion, Fin = 170 MHz min value of 70.5 dBc | 8 | | • Added IMD2-Tone Inter-modulation Distortion, F1 = 46 MHz, F2 = 50 MHz, each tone at -7 dBFS type | value of 91 dBFS 8 | | Changed DB0-DB13 number of pins from 2 to 14 | 35 | 查询"ADS62P48IRGCR"供应商 25-Jun-2009 #### PACKAGING INFORMATION | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | ADS62P28IRGCR | ACTIVE | VQFN | RGC | 64 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | ADS62P28IRGCT | ACTIVE | VQFN | RGC | 64 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | ADS62P29IRGCR | ACTIVE | VQFN | RGC | 64 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | ADS62P29IRGCT | ACTIVE | VQFN | RGC | 64 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | ADS62P48IRGCR | ACTIVE | VQFN | RGC | 64 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | ADS62P48IRGCT | ACTIVE | VQFN | RGC | 64 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | ADS62P49IRGCR | ACTIVE | VQFN | RGC | 64 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | ADS62P49IRGCT | ACTIVE | VQFN | RGC | 64 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | <sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. **Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 查询"ADS62P48IRGCR"供应商 23-Jun-2009 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------| | ADS62P28IRGCR | VQFN | RGC | 64 | 2000 | 330.0 | 16.4 | 9.3 | 9.3 | 1.5 | 12.0 | 16.0 | Q2 | | ADS62P28IRGCT | VQFN | RGC | 64 | 250 | 330.0 | 16.4 | 9.3 | 9.3 | 1.5 | 12.0 | 16.0 | Q2 | | ADS62P29IRGCR | VQFN | RGC | 64 | 2000 | 330.0 | 16.4 | 9.3 | 9.3 | 1.5 | 12.0 | 16.0 | Q2 | | ADS62P29IRGCT | VQFN | RGC | 64 | 250 | 330.0 | 16.4 | 9.3 | 9.3 | 1.5 | 12.0 | 16.0 | Q2 | | ADS62P48IRGCR | VQFN | RGC | 64 | 2000 | 330.0 | 16.4 | 9.3 | 9.3 | 1.5 | 12.0 | 16.0 | Q2 | | ADS62P48IRGCT | VQFN | RGC | 64 | 250 | 330.0 | 16.4 | 9.3 | 9.3 | 1.5 | 12.0 | 16.0 | Q2 | | ADS62P49IRGCR | VQFN | RGC | 64 | 2000 | 330.0 | 16.4 | 9.3 | 9.3 | 1.5 | 12.0 | 16.0 | Q2 | | ADS62P49IRGCT | VQFN | RGC | 64 | 250 | 330.0 | 16.4 | 9.3 | 9.3 | 1.5 | 12.0 | 16.0 | Q2 | 查询"ADS62P48IRGCR"供应商 23-Jun-2009 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|----------------|------------------|------|------|----------------|-------------|-----------------| | Device | 1 dokage 1 ypc | T donage Drawing | | 0, Q | Longth (illin) | Widen (min) | ricigin (iiiii) | | ADS62P28IRGCR | VQFN | RGC | 64 | 2000 | 333.2 | 345.9 | 28.6 | | ADS62P28IRGCT | VQFN | RGC | 64 | 250 | 333.2 | 345.9 | 28.6 | | ADS62P29IRGCR | VQFN | RGC | 64 | 2000 | 333.2 | 345.9 | 28.6 | | ADS62P29IRGCT | VQFN | RGC | 64 | 250 | 333.2 | 345.9 | 28.6 | | ADS62P48IRGCR | VQFN | RGC | 64 | 2000 | 333.2 | 345.9 | 28.6 | | ADS62P48IRGCT | VQFN | RGC | 64 | 250 | 333.2 | 345.9 | 28.6 | | ADS62P49IRGCR | VQFN | RGC | 64 | 2000 | 333.2 | 345.9 | 28.6 | | ADS62P49IRGCT | VQFN | RGC | 64 | 250 | 333.2 | 345.9 | 28.6 | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No-leads (QFN) package configuration . - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. ## THERMAL PAD MECHANICAL DATA RGC (S-PVQFN-N64) #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View NOTE: All linear dimensions are in millimeters Exposed Thermal Pad Dimensions # RGC (S-PVQFN-N64) NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: #### **Applications Products Amplifiers** amplifier.ti.com Audio www.ti.com/audio Data Converters Automotive www.ti.com/automotive dataconverter.ti.com **DLP® Products** Broadband www.dlp.com www.ti.com/broadband DSP Digital Control dsp.ti.com www.ti.com/digitalcontrol Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Interface Military www.ti.com/military interface.ti.com Optical Networking Logic logic.ti.com www.ti.com/opticalnetwork Power Mgmt power.ti.com Security www.ti.com/security Telephony Microcontrollers microcontroller.ti.com www.ti.com/telephony Video & Imaging www.ti-rfid.com www.ti.com/video RF/IF and ZigBee® Solutions www.ti.com/lprf Wireless www.ti.com/wireless Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated