www.ti.com



SLOS572D - DECEMBER 2008-REVISED OCTOBER 2010

# DirectPath™, Pop-Free 3Vrms Line Driver with Adjustable Gain

Check for Samples: DRV602

## **FEATURES**

- DirectPath™
  - Eliminates Pop/Clicks
  - Eliminates Output DC-Blocking Capacitors
  - Provides Flat Frequency Response 20Hz–20kHz
- Low Noise and THD
  - SNR > 102 dB
  - Typical V<sub>N</sub> < 15 μVms</li>
  - THD+N < 0.05% 20 Hz-20 kHz</p>
- Output Voltage into 2.5-kΩ Load
  - 2 Vrms with 3.3-V Supply Voltage
  - 3 Vrms with 5-V Supply Voltage
- 3Vrms Output Voltage into 2.5 kΩ Load With 5V Supply Voltage
- Differential Input

#### **APPLICATIONS**

- Set-Top Boxes
- PDP / LCD TV
- Blu-ray Disc™, DVD-Players
- Home Theater in a Box

#### **DESCRIPTION**

The DRV602PW is a 3Vrms pop-free stereo line driver designed to allow the removal of the output dc-blocking capacitors for reduced component count and cost. The device is ideal for single supply electronics where size and cost are critical design parameters.

Designed using TI's patented DirectPath<sup>TM</sup> technology, the DRV602 is capable of driving 3Vrms into a 2.5kΩ load with 5V supply voltage. The device has differential inputs and uses external gain setting resistors, that supports a gain range of ±1V/V to ±10V/V. The use of external gain resistors also allows the implementation of a 2nd order low pass filter to compliment DAC's and SOC converters. The line output of the DRV602 has ±8kV IEC ESD protection. The DRV602 (referred to as the '602) has built-in shutdown control for pop-free on/off control.

Using the DRV602 in audio products can reduce component count compared to traditional methods of generating a 3Vrms output. The DRV602 doesn't require a power supply greater than 5V to generate its 8.5V<sub>PP</sub> output, nor does it require a split rail power supply. The DRV602 integrates its own charge pump to generate a negative supply rail that provides a clean, pop-free ground biased 3Vrms output.

The DRV602 is available in a 14 pin TSSOP package.

If higher SNR, trimmed DC-offset and external undervoltage-mute functions are beneficial in the application, TI recommends the footprint compatible DRV603 (SLOS617).

For a stereo line and stereo HP driver see DRV604 (SLOS659).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

DirectPath, TI FilterPro are trademarks of Texas Instruments. Blu-ray Disc is a trademark of Blu-ray Disc Association. All other trademarks are the property of their respective owners.

df.dzsc.com

SLOSST2D DECEMBER/2009 REVISED OCTOBER 2010

www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# PW (TSSOP) PACKAGE (TOP VIEW)



#### **PIN FUNCTIONS**

|      | PIN        | (1)                |                                                |
|------|------------|--------------------|------------------------------------------------|
| NAME | TSSOP (PW) | I/O <sup>(1)</sup> | DESCRIPTION                                    |
| +INR | 1          | I                  | Right channel OPAMP positive input             |
| -INR | 2          | I                  | Right channel OPAMP negative input             |
| OUTR | 3          | 0                  | Right channel OPAMP output                     |
| SGND | 4          | I                  | Signal ground                                  |
| EN   | 5          | I                  | Enable input, active high                      |
| PVSS | 6          | 0                  | Supply voltage                                 |
| CN   | 7          | I/O                | Charge pump flying capacitor negative terminal |
| CP   | 8          | I/O                | Charge pump flying capacitor positive terminal |
| PVDD | 9          | I                  | Positive supply                                |
| PGND | 10         | I                  | Power ground                                   |
| NC   | 11         |                    | No internal connection                         |
| OUTL | 12         | 0                  | Left channel OPAMP output                      |
| -INL | 13         | I                  | Left channel OPAMP negative input              |
| +INL | 14         | I                  | Left channel OPAMP positive input              |

(1) I = input, O = output, P = power

Product Folder Link(s): DRV602



<u>₩營销®PRV602"供应商</u>

# ABSOLUTE MAXIMUM RATINGS(1) (2)

over operating free-air temperature range

|                  |                                                                                  | VALUE                            | UNIT |
|------------------|----------------------------------------------------------------------------------|----------------------------------|------|
|                  | Supply voltage, VDD to GND                                                       | –0.3 V to 5.5                    | V    |
| $V_{I}$          | Input voltage                                                                    | $V_{SS} - 0.3$ to $V_{DD} + 0.3$ | ٧    |
| $R_{L}$          | Minimum load impedance                                                           | > 600                            | Ω    |
|                  | EN to GND                                                                        | -0.3 to V <sub>DD</sub> +0.3     | V    |
| $T_{J}$          | Maximum operating junction temperature range,                                    | -40 to 150                       | ů    |
| T <sub>stg</sub> | Storage temperature range                                                        | -40 to 150                       | ů    |
| ESD              | IEC Contact ESD Protection per IEC6100-4-2, on output pins measured on DRV602EVM | ±8                               | kV   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATINGS**

| PACKAGE       | θ <sub>JC</sub> (°/W) | θ <sub>JA</sub> (°/W) | POWER RATING <sup>(1)</sup><br>AT T <sub>A</sub> ≤ 25°C | POWER RATING <sup>(1)</sup><br>AT T <sub>A</sub> ≤ 70°C |
|---------------|-----------------------|-----------------------|---------------------------------------------------------|---------------------------------------------------------|
| TSSOP-14 (PW) | 35                    | 115 <sup>(2)</sup>    | 870mW                                                   | 348mW                                                   |

<sup>(1)</sup> Power rating is determined with a junction temperature of 125°C. This is the point where performance starts to degrade and long-term reliability starts to be reduced. Thermal management of the final PCB should strive to keep the junction temperature at or below 125°C for best performance and reliability.

#### ORDERING INFORMATION

| T <sub>A</sub> | PACKAGE <sup>(1)</sup> | DESCRIPTION  |
|----------------|------------------------|--------------|
| -40°C to 85°C  | DRV602PW               | 14-Pin TSSOP |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

#### RECOMMENDED OPERATING CONDITIONS

|                 |                                |                   | MIN | TYP | MAX | UNIT     |
|-----------------|--------------------------------|-------------------|-----|-----|-----|----------|
| $V_{DD}$        | Supply voltage,                | DC Supply Voltage | 3   | 3.3 | 5.5 | V        |
| V <sub>IH</sub> | High-level input voltage       | EN                |     | 60  |     | % of VDD |
| V <sub>IL</sub> | Low-level input voltage        | EN                |     | 40  |     | % of VDD |
| T <sub>A</sub>  | Operating free-air temperature |                   | -40 |     | 85  | °C       |

#### **ELECTRICAL CHARACTERISTICS**

 $T_A = 25$ °C (unless otherwise noted)

|                 | PARAMETER                     | TEST CONDITIONS                                           | MIN  | TYP  | MAX   | UNIT |
|-----------------|-------------------------------|-----------------------------------------------------------|------|------|-------|------|
| Vos             | Output offset voltage         | V <sub>DD</sub> = 3 V to 5 V, Voltage follower - gain = 1 |      |      | 5     | mV   |
| PSRR            | Supply Rejection Ratio        | V <sub>DD</sub> = 3.3 V to 5 V                            |      | 88   |       | dB   |
| $V_{OH}$        | High-level output voltage     | $V_{DD} = 3.3 \text{ V}, R_L = 2.5 \text{ k}\Omega$       | 3.10 |      |       | V    |
| V <sub>OL</sub> | Low-level output voltage      | $V_{DD} = 3.3 \text{ V}, R_{L} = 2.5 \text{ k}\Omega$     |      |      | -3.05 | V    |
| I <sub>IH</sub> | High-level input current (EN) | $V_{DD} = 5 V$ , $V_I = V_{DD}$                           |      |      | 1     | μΑ   |
| $ I_{1L} $      | Low-level input current (EN)  | $V_{DD} = 5 \text{ V}, V_{I} = 0 \text{ V}$               |      |      | 1     | μΑ   |
|                 |                               | $V_{DD} = 3.3 \text{ V}$ , No load, EN = $V_{DD}$         | 8    | 11   |       | A    |
| $I_{DD}$        | Supply Current                | $V_{DD} = 5 \text{ V}$ , No load, $EN = V_{DD}$           |      | 12.5 | 20    | mA   |
|                 |                               | Shutdown mode, Vdd = 3 V to 5 V                           |      |      | 2     | mA   |

Product Folder Link(s): DRV602

<sup>(2)</sup> These voltages represents the DC voltage + peak AC waveform measured at the terminal of the device in all conditions.

<sup>(2)</sup> These data were taken with the JEDEC High-K test printed circuit board (PCB). For the JEDEC low-K test PCB, the θ<sub>JA</sub> is 185°C.



#### **OPERATING CHARACTERISTICS**

 $= 25^{\circ}C$  R<sub>1</sub> = 2.5kO C = 68kO (unless otherwise noted)

|                 | PARAMETER                            | TEST CONDITIONS                                          | MIN | TYP            | MAX | UNIT               |
|-----------------|--------------------------------------|----------------------------------------------------------|-----|----------------|-----|--------------------|
| .,              | Output Voltage (Outpute In Phase)    | THD = 1%, V <sub>DD</sub> = 3.3 V, f = 1 kHz             |     | 2.05           |     | \/rm00             |
| Vo              | Output Voltage (Outputs In Phase)    | THD = 1%, V <sub>DD</sub> = 5 V, f = 1 kHz               |     | 3.01           |     | Vrms               |
| THD+N           | Total harmonic distortion plus noise | $V_O = 2$ Vrms, f = 1 kHz<br>$V_O = 2$ Vrms, f = 6.8 kHz |     | 0.01%<br>0.05% |     |                    |
|                 | Crosstalk                            | V <sub>O</sub> = 2 Vrms, f = 1 kHz                       |     | -100           |     | dB                 |
| Io              | Output current limit                 | V <sub>DD</sub> = 3.3 V                                  |     | 20             |     | mA                 |
| R <sub>IN</sub> | Input resistor range                 |                                                          | 1   | 10             | 47  | kΩ                 |
| R <sub>fb</sub> | Feedback resistor range              |                                                          | 4.7 | 20             | 100 | kΩ                 |
|                 | Slew rate                            |                                                          |     | 4.5            |     | V/μs               |
|                 | Maximum capacitive load              |                                                          |     | 220            |     | рF                 |
| $V_N$           | Noise output voltage                 | A-weighted, BW 20Hz–22kHz                                |     | 15             |     | $\mu V \text{rms}$ |
| SNR             | Signal to noise ratio                | $V_O$ = 2 Vrms, THD+N = 0.1%, 22 kHz BW, A-weighted      |     | 102            |     | dB                 |
| G <sub>BW</sub> | Unity Gain Bandwidth                 |                                                          |     | 8              |     | MHz                |
| A <sub>VO</sub> | Open-loop voltage gain               |                                                          |     | 150            |     | dB                 |
| Fcp             | Charge Pump frequency                |                                                          | 225 | 450            | 675 | kHz                |

# **APPLICATION CIRCUIT**



R1 =  $33k\Omega$ , R2 =  $68k\Omega$ , R3 =  $100k\Omega$ , C1 = 150pF, C2 = 15pF, C3 =  $1~\mu F$ 

Differential input, single ended output, 2nd order filter. 40kHz -3dB frequency, Gain 2.06.

<mark>₩豐铈®</mark>BRV602"供应商

#### TYPICAL CHARACTERISTICS

 $V_{DD} = 3.3 V \text{ , } T_A = 25 ^{\circ}\text{C, } C_{(PUMP)} = C_{(PVSS)} = 1 \text{ } \mu\text{F } \text{ , } C_{IN} = 1 \text{ } \mu\text{F, } R_{IN} = 33 \text{ } k\Omega, R_{fb} = 68 \text{ } k\Omega, R_L = 2.5 \text{ } k\Omega \text{ (unless otherwise noted)}$ 





Figure 2.







Figure 4.



#### APPLICATION INFORMATION

# **Line Driver Amplifiers**

Single-supply line driver amplifiers typically require dc-blocking capacitors. The top drawing in Figure 5 illustrates the conventional line driver amplifier connection to the load and output signal.

DC blocking capacitors are often large in value, and a mute circuit is needed during power up to minimize click & pop. The output capacitor and mute circuit consume PCB area and increase cost of assembly, and can reduce the fidelity of the audio output signal.



Figure 5. Conventional and DirectPath Line Driver

The DirectPath™ amplifier architecture operates from a single supply, but makes use of an internal charge pump to provide a negative voltage rail.

Combining the user provided positive rail and the negative rail generated by the IC, the device operates in what is effectively a split supply mode.

The output voltages are now centered at zero volts with the capability to swing to the positive rail or negative rail. The DirectPath amplifier requires no output dc blocking capacitors.

The bottom block diagram and waveform of Figure 5 illustrate the ground-referenced Line Driver architecture. This is the architecture of the DRV602.

<u>₩豐街®RV602"供应商</u>

#### **Charge Pump Flying Capacitor and PVSS Capacitor**

The charge pump flying capacitor,  $C_{PUMP}$ , serves to transfer charge during the generation of the negative supply voltage. The PVSS capacitor must be at least equal to the charge pump capacitor in order to allow maximum charge transfer. Low ESR capacitors are an ideal selection, and a value of  $1\mu F$  is typical. Capacitor values that are smaller than  $1\mu F$  can be used, but the maximum output voltage may be reduced and the device may not operate to specifications.

#### **Decoupling Capacitors**

The DRV602 is a DirectPath Line Driver amplifier that require adequate power supply decoupling to ensure that the noise and total harmonic distortion (THD) are low. A good low equivalent-series-resistance (ESR) ceramic capacitor, typically  $1\mu F$ , placed as close as possible to the device  $PV_{DD}$  lead works best. Placing this decoupling capacitor close to the DRV602 is important for the performance of the amplifier. For filtering lower frequency noise signals, a 10- $\mu F$  or greater capacitor placed near the audio power amplifier would also help, but it is not required in most applications because of the high PSRR of this device.

#### Gain setting resistors ranges

The gain setting resistors,  $R_{IN}$  and  $R_{fb}$ , must be chosen so that noise, stability and input capacitor size of the DRV602 is kept within acceptable limits. Voltage gain is defined as  $R_{fb}$  divided by  $R_{IN}$ .

Selecting values that are too low demands a large input ac-coupling capacitor,  $C_{\text{IN}}$ . Selecting values that are too high increases the noise of the amplifier. Table 1 lists the recommended resistor values for different gain settings.

**Table 1. Recommended Resistor Values** 

| INPUT RESISTOR<br>VALUE, R <sub>IN</sub> | FEEDBACK RESISTOR<br>VALUE, R <sub>fb</sub> | DIFFERENTIAL INPUT<br>GAIN | INVERTING INPUT GAIN | NON INVERTING INPUT GAIN |
|------------------------------------------|---------------------------------------------|----------------------------|----------------------|--------------------------|
| 22 kΩ                                    | 22 kΩ                                       | 1.0 V/V                    | -1.0 V/V             | 2.0 V/V                  |
| 15 kΩ                                    | 30 kΩ                                       | 1.5 V/V                    | -1.5 V/V             | 2.5 V/V                  |
| 33 kΩ                                    | 68 kΩ                                       | 2.1 V/V                    | –2.1 V/V             | 3.1 V/V                  |
| 10 kΩ                                    | 100 kΩ                                      | 10.0 V/V                   | -10.0 V/V            | 11.0 V/V                 |



Figure 6. Differential Input

Figure 7. Inverting



Copyright © 2008–2010, Texas Instruments Incorporated

7



# **Input-Blocking Capacitors**

DC input-blocking capacitors are required to be added in series with the audio signal into the input pins of the DRV602. These capacitors block the DC portion of the audio source and allow the DRV602 inputs to be properly biased to provide maximum performance. The input blocking capacitors also limit the DC gain to 1, limiting the DC-offset voltage at the output.

These capacitors form a high-pass filter with the input resistor,  $R_{IN}$ . The cutoff frequency is calculated using Equation 1. For this calculation, the capacitance used is the input-blocking capacitor and the resistance is the input resistor chosen from Table 1, then the frequency and/or capacitance can be determined when one of the two values are given.

$$fc_{IN} = \frac{1}{2\pi R_{IN} C_{IN}}$$
 or  $C_{IN} = \frac{1}{2\pi fc_{IN} R_{IN}}$  (1)

# Using the DRV602 as 2<sup>nd</sup> Order Filter

Several audio DACs used today require an external low-pass filter to remove out of band noise. This is possible with the DRV602 as it can be used like a standard OPAMP.

Several filter topologies can be implemented both single ended and differential. In Figure 9, a Multi FeedBack - MFB, with differential input and single ended input is shown.

An ac-coupling capacitor to remove dc-content from the source is shown, it serves to block any dc content from the source and lowers the dc-gain to 1 helping reducing the output dc-offset to minimum.

The component values can be calculated with the help of the TI FilterPro™ program available on the TI website at: http://focus.ti.com/docs/toolsw/folders/print/filterpro.html



Figure 9. 2<sup>nd</sup> Order Active Low Pass Filter

The resistor values should have a low value for obtaining low noise, but should also have a high enough value to get a small size ac-coupling cap. With the proposed values, 33k, 68k, 100k, a DNR of 102dB can be achieved with a small  $1\mu$ F input ac-coupling capacitor.

8



<u>**"≝街"**DRV602"供应商</u>

# Pop-Free Power Up

Pop-free power up is ensured by keeping the EN (enable pin) low during power supply ramp up and down. The EN pin should be kept low until the input ac-coupling capacitors are fully charged before asserting the EN pin high; this way, proper precharge of the ac-coupling is performed, and pop-free power-up is achieved. Figure 10 illustrates the preferred sequence.



Figure 10. Power-Up Sequence

#### **Capacitive Load**

The DRV602 has the ability to drive a high capacitive load up to 220pF directly, higher capacitive loads can be accepted by adding a series resistor of  $10\Omega$  or larger.

#### **Layout Recommendations**

A proposed layout for the DRV602 can be seen in the DRV602EVM user's guide (SLOU248) and the Gerber files can be downloaded on www.ti.com, open the DRV602 product folder and look in the Tools and Software folder.

The gain setting resistors,  $R_{\text{IN}}$  and  $R_{\text{fb}}$ , must be placed close to the input pins to minimize the capacitive loading on these input pins and to ensure maximum stability of the DRV602. For the recommended PCB layout, see the DRV602EVM user's guide.

# **REVISION HISTORY**

NOTE: Page numbers of current version may differ from previous versions.

| Changes from Revision A (December 2008) to Revision B                                                              | Page   |
|--------------------------------------------------------------------------------------------------------------------|--------|
| Changed crosstalk spec from -80dB to -100dB                                                                        | 4      |
| Changes from Revision B (October 2009) to Revision C                                                               | Page   |
| <ul> <li>Added "Pop-Free" to title and changed "pop-less" to "pop-free in description text strings</li> </ul>      | i 1    |
| Added Output Voltage Feature bullet: "3Vrms With 5-V Supply Voltage"                                               | 1      |
| Changed "2Vrms" to "3Vrms" in Description Section                                                                  | 1      |
| Changed "5V <sub>PP</sub> " to "8.5V <sub>PP</sub> " in Description Section                                        | 1      |
| <ul> <li>Changed Recommended Operating Conditions T<sub>A</sub> range from "0 to 70 °C" to "-40 to 85</li> </ul>   | 5°C" 3 |
| <ul> <li>Changed Electrical Characteristics Test Conditions V<sub>DD</sub> from "4.5 V" to "5 V"</li> </ul>        | 3      |
| <ul> <li>Added "V<sub>O</sub>" spec. for "V<sub>DD</sub> = 5 V" to Operating Characteristics table</li> </ul>      |        |
| Changes from Revision May 2010 (C) to Revision D                                                                   | Page   |
| Changed Abs Max Table (T <sub>J</sub> ) From: -40°C to 85°C to -40°C to 150                                        | 3      |
| Changed RIGHT INPUT From: + / - To: - / + in the Application Circuit                                               | 4      |
| • Added $R_L$ = 2.5 k $\Omega$ to the TYPICAL CHARACTERISTICS conditions statement                                 | 5      |
| <ul> <li>Added , C<sub>PUMP</sub>, to the first sentence of the Charge Pump Flying Capacitor and PVSS C</li> </ul> |        |
| Changed V <sub>DD</sub> To: PV <sub>DD</sub> in Decoupling Capacitors section                                      | 7      |
| <ul> <li>Changed SD (shutdown pin) to EN (enable pin) in the Pop-Free Power Up section</li> </ul>                  |        |
| Deleted last sentence in the Capacitive Load section                                                               |        |

Product Folder Link(s): DRV602



#### PACKA

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Pea      |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|--------------|
| DRV602PW         | ACTIVE                | TSSOP        | PW                 | 14   | 90          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-2600 |
| DRV602PWR        | ACTIVE                | TSSOP        | PW                 | 14   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-2600 |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retard in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate in continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical at TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Cu



查询"DRV602"供应商

9-Oct-2010

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device    | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV602PWR | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| DRV602PWR | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.95       | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

查询"DRV602"供应商

9-Oct-2010



#### \*All dimensions are nominal

| Device    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV602PWR | TSSOP        | PW              | 14   | 2000 | 346.0       | 346.0      | 29.0        |
| DRV602PWR | TSSOP        | PW              | 14   | 2000 | 355.0       | 350.0      | 50.0        |

# PW (R-PDSO-G\*\*)

#### W (IX I 200 0 )

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# 查询"DRV602"供应商

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                 |                                   |
|-----------------------------|------------------------|------------------------------|-----------------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio                        | www.ti.com/audio                  |
| Data Converters             | dataconverter.ti.com   | Automotive                   | www.ti.com/automotive             |
| DLP® Products               | www.dlp.com            | Communications and Telecom   | www.ti.com/communications         |
| DSP                         | <u>dsp.ti.com</u>      | Computers and<br>Peripherals | www.ti.com/computers              |
| Clocks and Timers           | www.ti.com/clocks      | Consumer Electronics         | www.ti.com/consumer-apps          |
| Interface                   | interface.ti.com       | Energy                       | www.ti.com/energy                 |
| Logic                       | logic.ti.com           | Industrial                   | www.ti.com/industrial             |
| Power Mgmt                  | power.ti.com           | Medical                      | www.ti.com/medical                |
| Microcontrollers            | microcontroller.ti.com | Security                     | www.ti.com/security               |
| RFID                        | www.ti-rfid.com        | Space, Avionics & Defense    | www.ti.com/space-avionics-defense |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video and Imaging            | www.ti.com/video                  |
|                             |                        | Wireless                     | www.ti.com/wireless-apps          |
|                             |                        |                              |                                   |