





# 16-BIT, 1-MSPS, PSEUDO-BIPOLAR DIFFERENTIAL SAR ADC WITH ON-CHIP ADC DRIVER (OPA) AND 4-CHANNEL DIFFERENTIAL MULTIPLEXER

#### **FEATURES**

- 1.0-MHz Sample Rate, Zero Latency at Full Speed
- 16-Bit Resolution
- Supports Pseudo-Bipolar Differential Input Range: -4 V to +4 V with 2-V Common-Mode
- Built-In Four Channel, Differential Ended Multiplexer; with Channel Count Selection and Auto/Manual Mode
- On-Board Differential ADC Driver (OPA)
- Buffered Reference Output to Level Shift Bipolar ±4-V Input with External Resistance Divider
- Reference/2 Output to Set Common-Mode for External Signal Conditioner
- 16-/8-Bit Parallel Interface
- SNR: 95.4dB Typ at 2-kHz I/P
- THD: –118dB Typ at 2-kHz I/P
- Power Dissipation: 331.25 mW at 1 MSPS
- Internal Reference
- Internal Reference Buffer
- 64-Pin QFN Package

#### **APPLICATIONS**

- Medical Imaging/CT Scanners
- Automated Test Equipment
- High-Speed Data Acquisition Systems
- High-Speed Closed-Loop Systems

#### DESCRIPTION

The ADS8254 is a high-performance analog system-on-chip (SoC) device with an 16-bit, 1-MSPS A/D converter, 4-V internal reference, an on-chip ADC driver (OPA), and a 4-channel differential multiplexer. The channel count of the multiplexer and auto/manual scan modes of the device are user selectable.

The ADC driver is designed to leverage the very high noise performance of the differential ADC at optimum power usage levels.

The ADS8254 outputs a buffered reference signal for level shifting of a ±4-V bipolar signal with an external resistance divider. A V<sub>ref</sub>/2 output signal is available to set the common-mode of a signal conditioning circuit. The device also includes an 16-/8-bit parallel interface.

The ADS8254 is available in a 9 mm x 9 mm, 64-pin QFN package and is characterized from -40°C to 85°C.

#### HIGH-SPEED SAR CONVERTER FAMILY

| TYPE/SPEED                        | 500 kHz          | ~600 kHz    | 750 kHz  | 1 MHz   | 1.25 MHz    | 2 MHz       | 3 MHz   | 4MHz    |
|-----------------------------------|------------------|-------------|----------|---------|-------------|-------------|---------|---------|
| 40 Dit Doordo Diff                | ADS8383          | ADS8381     | - CL 164 | ADS8481 |             |             |         |         |
| 18-Bit Pseudo-Diff                |                  | ADS8380 (s) |          |         |             |             |         |         |
| 40 Dit Daguda Dinalar Fully Diff  | The said William | ADS8382 (s) |          | ADS8284 | ADS8484     |             |         |         |
| 18-Bit Pseudo-Bipolar, Fully Diff |                  |             |          | ADS8482 |             |             |         |         |
| 001//0                            | ADS8327          | ADS8370 (s) | ADS8371  | ADS8471 | ADS8401     | ADS8411     |         |         |
| 16-Bit Pseudo-Diff                | ADS8328          |             |          |         | ADS8405     | ADS8410 (s) | _ 17.   | 1911    |
|                                   | ADS8319          |             |          |         |             |             |         |         |
| 4C Dit Doordo Dinoloy Fully Diff  | ADS8318          | ADS8372 (s) |          | ADS8472 | ADS8402     | ADS8412     |         | ADS8422 |
| 16-Bit Pseudo-Bipolar, Fully Diff |                  |             |          | ADS8254 | ADS8406     | ADS8413 (s) | 0       |         |
| 14-Bit Pseudo-Diff                |                  |             |          |         | ADS7890 (s) | - 4         | ADS7891 |         |
| 12-Bit Pseudo-Diff                |                  |             |          | ADS7886 |             | ADS7883     |         | ADS7881 |



lf.dzsc.com

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.







<u>₩₩₩₩₽₩DS8254IBRGCT"供应商</u>



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### ORDERING INFORMATION<sup>(1)</sup>

| MODEL     | MAXIMUM<br>INTEGRAL<br>LINEARITY<br>(LSB) | MAXIMUM<br>DIFFERENTIAL<br>LINEARITY<br>(LSB) | NO MISSING<br>CODES AT<br>RESOLUTION<br>(BIT) | PACKAGE<br>TYPE | PACKAGE<br>DESIGNATOR | TEMPERATURE<br>RANGE | ORDERING<br>INFORMATION | TRANSPORT<br>MEDIA<br>QUANTITY |          |               |              |               |     |
|-----------|-------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------|-----------------------|----------------------|-------------------------|--------------------------------|----------|---------------|--------------|---------------|-----|
| ADS8254IB | ±0.75                                     | ±0.5                                          | 16                                            |                 |                       | -                    | 16                      | 16                             |          |               |              | ADS8254IBRGCT | 250 |
| AD30234ID | ±0.75                                     | ±0.5                                          |                                               |                 |                       |                      | 04 : 051                | DO0                            | –40°C to | ADS8254IBRGCR | 2000         |               |     |
| ADS8254I  | .1 5                                      | , O F                                         |                                               |                 |                       |                      |                         | 64-pin QFN                     | RGC      | 85°C          | ADS8254IRGCT | 250           |     |
| AD38234I  | ±1.5 ±0.5                                 | 10                                            |                                               |                 |                       | ADS8254IRGCR         | 2000                    |                                |          |               |              |               |     |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, refer to the TI website at www.ti.com.

#### ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted)

|                                           |                       | VALUE                                     | UNIT |
|-------------------------------------------|-----------------------|-------------------------------------------|------|
| CH(i) to AGND (both P and M i             | nputs)                | VEE-0.3 to VCC + 0.3                      | V    |
| VCC to VEE                                |                       | -0.3 to 18                                | V    |
| +VA to AGND                               |                       | -0.3 to 7                                 | V    |
| +VBD to BDGND                             |                       | -0.3 to 7                                 | V    |
| ADC control digital input voltage         | e to GND              | -0.3 to (+VBD + 0.3)                      | V    |
| ADC control digital output to GI          | ND                    | -0.3 to (+VBD + 0.3)                      | V    |
| Multiplexer control digital input         | voltage to GND        | -0.3 to (+VA + 0.3)                       | V    |
| Power control digital input volta         | ge to GND             | -0.3 to (+VCC + 0.3)                      | V    |
| Operating temperature range               |                       | -40 to 85                                 | °C   |
| Storage temperature range                 |                       | -65 to 150                                | °C   |
| Junction temperature (T <sub>J</sub> max) |                       | 150                                       | °C   |
| OFN marks                                 | Power dissipation     | (T <sub>J</sub> Max–T <sub>A</sub> )/ θJA |      |
| QFN package                               | θJA Thermal impedance | 86                                        | °C/W |
| Land to some sections and devices         | Vapor phase (60 sec)  | 215                                       | °C   |
| Lead temperature, soldering               | Infrared (15 sec)     | 220                                       | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



#### **SPECIFICATIONS**

 $T_A = -40^{\circ}\text{C}$  to 85°C, VCC = 5 V, VEE =-5 V, +VA = 5 V, +VBD = 5 V or 3.3 V,  $V_{ref} = 4$  V,  $f_{SAMPLE} = 1$  MSPS (unless otherwise

| PARA                          | METER                            | TEST CONDITIONS                                                                       | MIN                            | TYP                   | MAX                            | UNIT               |
|-------------------------------|----------------------------------|---------------------------------------------------------------------------------------|--------------------------------|-----------------------|--------------------------------|--------------------|
| ANALOG INPUT                  |                                  |                                                                                       |                                |                       |                                |                    |
| Full-scale input voltage at m | nultiplexer input <sup>(1)</sup> | CH(i)P-CH(i)M                                                                         | -V <sub>ref</sub>              |                       | $V_{ref}$                      | V                  |
| Absolute input range at mul   | tiplexer input                   | CH (i)                                                                                | -0.2                           |                       | V <sub>ref</sub> + 0.2         | V                  |
| Input common-mode voltage     | е                                | [CH(i)P + CH(i)M] /2                                                                  | (V <sub>ref</sub> )/2<br>- 0.2 | (V <sub>ref</sub> )/2 | (V <sub>ref</sub> )/2<br>+ 0.2 | V                  |
| SYSTEM PERFORMANCE            |                                  |                                                                                       |                                |                       |                                |                    |
| Resolution                    |                                  |                                                                                       |                                | 16                    |                                | Bits               |
|                               | ADS8254IB                        |                                                                                       | 16                             |                       |                                |                    |
| No missing codes              | ADS8254I                         |                                                                                       | 16                             |                       |                                | Bits               |
| (0)                           | ADS8254IB                        |                                                                                       | -0.75                          | ±0.4                  | 0.75                           | (0)                |
| Integral linearity (2)        | ADS8254I                         |                                                                                       | -1.5                           | ±0.4                  | 1.5                            | LSB (3)            |
|                               | ADS8254IB                        |                                                                                       | -0.5                           | ±0.32                 | 0.5                            | (4)                |
| Differential linearity        | ADS8254I                         | At 18-bit level                                                                       | -0.5                           | ±0.32                 | 0.5                            | LSB <sup>(3)</sup> |
|                               | ADS8254IB                        |                                                                                       | -0.5                           | ±0.05                 | 0.5                            |                    |
| Offset error <sup>(4)</sup>   | ADS8254I                         |                                                                                       | -0.5                           | ±0.05                 | 0.5                            | mV                 |
|                               | ADS8254IB                        |                                                                                       | -0.1                           | ±0.025                | 0.1                            |                    |
| Gain error <sup>(4)</sup>     | ADS8254I External reference      |                                                                                       | -0.1                           | ±0.025                | 0.1                            | %FS                |
| DC Power supply rejection     |                                  | At 3FFF0 <sub>H</sub> output code. For +VA or VCC, VEE variation of 0.5V individually |                                | 80                    |                                | dB                 |
| SAMPLING DYNAMICS             |                                  | ,                                                                                     |                                |                       |                                |                    |
|                               |                                  | +VBD = 5 V                                                                            |                                | 625                   | 650                            | ns                 |
| Conversion time               |                                  | +VDB = 3 V                                                                            |                                | 625                   | 650                            | ns                 |
|                               |                                  | +VBD = 5 V                                                                            | 320                            | 350                   |                                | ns                 |
| Acquisition time              |                                  | +VDB = 3 V                                                                            |                                | 350                   |                                |                    |
| Maximum throughput rate       |                                  |                                                                                       | 320                            |                       | 1.0                            | MHz                |
| Aperture delay                |                                  |                                                                                       |                                | 4                     |                                | ns                 |
| Aperture jitter               |                                  |                                                                                       |                                | 5                     |                                | ps                 |
|                               |                                  | For ADC only                                                                          |                                | 150                   |                                | ns                 |
| Settling time to 0.5 LSB      |                                  | For OPA (OP1, OP2)+ Mux                                                               |                                | 700                   |                                |                    |
| Over voltage recovery         |                                  | For ADC only                                                                          |                                | 150                   |                                | ns                 |
| DYNAMIC CHARACTERIS           | TICS                             | ,                                                                                     |                                |                       |                                |                    |
|                               | ADS8254I                         |                                                                                       |                                | -118                  |                                |                    |
|                               | ADS8254IB                        | $V_{IN} = 4 V_{pp}$ at 2 kHz                                                          |                                | -118                  |                                | dB                 |
| Total harmonic distortion     | ADS8254I                         |                                                                                       |                                | -105                  |                                |                    |
| (THD) <sup>(4)</sup>          | ADS8254IB                        | $V_{IN} = 4 V_{pp}$ at 10 kHz                                                         |                                | -105                  |                                | dB                 |
|                               | ADS8254I                         | V = 4 V   at 100 kHz                                                                  |                                | -100                  |                                |                    |
|                               | ADS8254IB                        | $V_{IN} = 4 V_{pp} \text{ at } 100 \text{ kHz},$ $LoPWR = 0$                          |                                | -100                  |                                | dB                 |
|                               | ADS8254I                         |                                                                                       |                                | 95.4                  |                                |                    |
|                               | ADS8254IB                        | $V_{IN} = 4 V_{pp}$ at 2 kHz                                                          | 94 95.4                        |                       | dB                             |                    |
|                               | ADS8254I                         |                                                                                       | 95<br>95                       |                       |                                |                    |
| Signal to noise ratio (SNR)   | ADS8254IB                        | $V_{IN} = 4 V_{pp}$ at 10 kHz                                                         |                                |                       |                                | dB                 |
|                               | ADS8254I                         | V 4 V 4 400 Id Is                                                                     |                                |                       | +                              |                    |
|                               |                                  | $V_{IN} = 4 V_{pp}$ at 100 kHz,<br>LoPWR = 0                                          | 93                             |                       |                                | dB                 |
|                               | ADS8254IB                        |                                                                                       | 94.5                           |                       |                                |                    |

<sup>(1)</sup> Ideal input span, does not include gain or offset error.
(2) Measured relative to acutal measured referenceThis is endpoint INL, not best fit.

<sup>(3)</sup> LSB means least significant bit

<sup>(4)</sup> Calculated on the first nine harmonics of the input frequency.



### <u>₩豐梅•飛DS8254IBRCCT"供应商</u>

#### **SPECIFICATIONS** (continued)

 $T_A = -40$ °C to 85°C, VCC = 5 V, VEE =-5 V, +VA = 5 V, +VBD = 5 V or 3.3 V,  $V_{ref} = 4$  V,  $f_{SAMPLE} = 1$  MSPS (unless otherwise noted)

| PARAI                                   | METER                                   | TEST CONDITIONS                                                 | MIN                 | TYP   | MAX                    | UNIT   |  |
|-----------------------------------------|-----------------------------------------|-----------------------------------------------------------------|---------------------|-------|------------------------|--------|--|
| ADS8254I<br>ADS8254IB                   |                                         | V = 4 V - at 2 kHz                                              |                     | 95.2  |                        | dB     |  |
|                                         | ADS8254IB                               | $V_{IN} = 4 V_{pp}$ at 2 kHz                                    |                     | 95.2  |                        | ub     |  |
| Signal to noise + distortion            | ADS8254I                                | V 4 V 5440 kHz                                                  |                     | 94.5  |                        | ٩D     |  |
| (SINAD)                                 | ADS8254IB                               | $V_{IN} = 4 V_{pp}$ at 10 kHz                                   |                     | 94.5  |                        | dB     |  |
|                                         | ADS8254I                                | $V_{IN} = 4 V_{co}$ at 100 kHz.                                 |                     | 92.2  |                        | ID.    |  |
|                                         | ADS8254IB                               | $V_{\rm IN}$ = 4 $V_{\rm pp}$ at 100 kHz,<br>LoPWR = 0          |                     | 93.4  |                        | dB     |  |
|                                         | ADS8254I                                |                                                                 |                     | 120   |                        |        |  |
|                                         | ADS8254IB                               | $V_{IN} = 4 V_{pp}$ at 2 kHz                                    |                     | 120   |                        | dB     |  |
| Spurious free dynamic                   | ADS8254I                                |                                                                 |                     | 106   |                        |        |  |
| range (SFDR)                            | ADS8254IB                               | $V_{IN} = 4 V_{pp}$ at 10 kHz                                   |                     | 106   |                        | dB     |  |
|                                         | ADS8254I                                | V – 4 V at 100 kHz                                              |                     | 101   |                        |        |  |
|                                         | ADS8254IB                               | $V_{\text{IN}} = 4 \text{ V}_{\text{pp}}$ at 100 kHz, LoPWR = 0 |                     | 101   |                        | dB     |  |
| -3dB Small signal bandwidtl             |                                         |                                                                 |                     | 8     |                        | MHz    |  |
| VOLTAGE REFERENCE IN                    |                                         |                                                                 |                     |       |                        |        |  |
| Reference voltage at REFIN              |                                         |                                                                 | 3.0                 | 4.096 | +VA - 0.8              | V      |  |
| Reference input current <sup>(5)</sup>  | , 101                                   |                                                                 |                     | 1     | 1                      | μΑ     |  |
| INTERNAL REFERENCE C                    | OUTPUT (REFOUT)                         |                                                                 |                     |       |                        | r      |  |
| Internal reference start-up ti          | • • • • • • • • • • • • • • • • • • • • | From 95% (+VA), with 1-μF storage capacitor                     |                     |       | 120                    | ms     |  |
| Reference voltage range, V <sub>r</sub> |                                         | , , , , , , , , , , , , , , , , , , , ,                         | 4.081               | 4.096 | 4.111                  | V      |  |
| Source current                          | ei                                      | Static load                                                     |                     |       | 10                     | μА     |  |
| Line regulation                         |                                         | +VA = 4.75 V ~ 5.25 V                                           |                     | 60    | 10                     | μV     |  |
| Drift                                   |                                         | I <sub>O</sub> = 0                                              |                     | ±6    |                        | PPM/°C |  |
| BUFFERED REFERENCE                      | OUTPUT (BUE-REE)                        | .0 0                                                            |                     |       |                        |        |  |
| Output current                          |                                         | REFIN = 4V, at 85°C                                             |                     | 70    |                        | mA     |  |
| REFERENCE/2 OUTPUT (\                   | /CMO)                                   |                                                                 |                     |       |                        |        |  |
| Output current                          |                                         | REFIN = 4V, at +85°C                                            |                     | 50    |                        | μΑ     |  |
| ANALOG MULTIPLEXER                      |                                         |                                                                 |                     |       |                        | P** *  |  |
| Number of channels                      |                                         |                                                                 |                     |       | 8                      |        |  |
| Channel to channel crosstal             | k                                       | 100 kHz i/p                                                     |                     | -95   |                        | dB     |  |
| Channel selection                       |                                         | Auto sequencer with selection of channel count OR               |                     |       |                        | u.b    |  |
| DIGITAL INPUT-OUTPUT                    |                                         | Manual selection through control lines                          |                     |       |                        |        |  |
| ADC CONTROL PINS                        |                                         |                                                                 |                     |       |                        |        |  |
| Logic Family-CMOS                       |                                         |                                                                 |                     |       |                        |        |  |
| Logic I alliny owloo                    | V <sub>IH</sub>                         | I <sub>IH</sub> = 5 μA                                          | +V <sub>BD</sub> -1 |       | +V <sub>BD</sub> + 0.3 | V      |  |
|                                         | V <sub>IL</sub>                         | $I_{IL} = 5 \mu A$                                              | 0.3                 |       | 0.8                    | V      |  |
| Logic level                             |                                         | $I_{IL} = 5 \mu\text{A}$ $I_{OH} = 2 \text{TTL loads}$          |                     |       |                        | V      |  |
|                                         | V <sub>OH</sub>                         |                                                                 | +V <sub>BD</sub> -6 |       | +V <sub>BD</sub>       | V      |  |
| MULTIPLEXER CONTROL                     | V <sub>OL</sub>                         | I <sub>OL</sub> = 2 TTL loads                                   | U                   |       | 0.4                    | V      |  |
|                                         | PINS                                    |                                                                 |                     |       |                        |        |  |
| Logic Family - CMOS                     | 1                                       | 1. 5                                                            | 0.0                 |       | .)// .0.0              | V      |  |
| Logic Level                             | I <sub>IH</sub>                         | I <sub>IH</sub> = 5 μA                                          | 2.3                 |       | +VA +0.3               |        |  |
| DOWED CONTROL DIVIS                     | I <sub>IL</sub>                         | $I_{IL} = 5 \mu A$                                              | -0.3                |       | 0.8                    | V      |  |
| POWER CONTROL PINS                      |                                         |                                                                 |                     |       |                        |        |  |
| Logic Family - CMOS                     |                                         | 1. 5                                                            | 2.3                 |       |                        |        |  |
| Logic Level                             |                                         | $V_{IH}$ $I_{IH} = 5 \mu A$                                     |                     |       | +VA +0.3               | V      |  |
| =                                       | V <sub>IL</sub>                         | $I_{IL} = 5 \mu A$                                              | -0.3                |       | 8.0                    | V      |  |

(5) Can vary ±20%



#### **SPECIFICATIONS** (continued)

 $T_A = -40$ °C to 85°C, VCC = 5 V, VEE =-5 V, +VA = 5 V, +VBD = 5 V or 3.3 V,  $V_{ref} = 4$  V,  $f_{SAMPLE} = 1$  MSPS (unless otherwise noted)

| PAR                                                                 | AMETER                        | TEST CONDITIONS                                                                         | MIN  | TYP        | MAX  | UNIT |
|---------------------------------------------------------------------|-------------------------------|-----------------------------------------------------------------------------------------|------|------------|------|------|
| POWER SUPPLY REQU                                                   | IREMENTS                      |                                                                                         |      |            |      |      |
|                                                                     | +VBD                          |                                                                                         | 2.7  | 3.3        | 5.25 | V    |
| Dawer augustus selta se                                             | +VA                           |                                                                                         | 4.75 | 5          | 5.25 | V    |
| Power supply voltage                                                | VCC                           |                                                                                         | 4.75 | 5          | 7.5  | V    |
|                                                                     | VEE                           |                                                                                         | -7.5 | <b>-</b> 5 | -3   | V    |
| ADC driver positive supply (VCC) current (for OP1 and OP2 together) |                               | VCC = +5, VEE = -5V, CH0 - CH3 p and m inputs shorted to each other and connected to 2V |      | 11.65      |      | mA   |
| ADC driver negative supp<br>OP2 together)                           | ly (VEE) current (for OP1 and | VCC = +5, CH0 - CH3 p and m inputs shorted to each other and connected to 2V            |      | 9.6        |      | mA   |
| +VA Supply Current, 1MF                                             | Iz Sample Rate                |                                                                                         |      | 45         | 50   | mA   |
| Reference buffer (BUF-RI                                            | EF) supply current (VCC to    | VCC= +5, PD-RBUF = 0, Quiescent current                                                 |      | 8          |      | mA   |
| GND)                                                                | , , , , ,                     | VCC = 5, PD-RBUF = 1 <sup>(6)</sup>                                                     |      | 10         |      | μΑ   |
| TEMPERATURE RANGE                                                   |                               |                                                                                         |      |            | 1    |      |
| Operating free air                                                  |                               |                                                                                         | -40  |            | 85   | °C   |

<sup>(6)</sup> PD-RBUF=1 powers down the Reference buffer (BUF-REF), note that it does not 3-state the BUF-REF output.



<u>₩豐梅•飛DS8254IBRCCT"供应商</u>

#### **TIMING CHARACTERISTICS**

All specifications typical at -40°C to 85°C, +VA =+VBD = 5 V  $^{(1)}$   $^{(2)}$   $^{(3)}$ 

|                        | PARAMETER                                                                                                                                                                                                                                                                                                                                | MIN                    | TYP | MAX | UNIT |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|-----|------|
| t <sub>(CONV)</sub>    | Conversion time                                                                                                                                                                                                                                                                                                                          |                        |     | 650 | ns   |
| t <sub>(ACQ)</sub>     | Acquisition time                                                                                                                                                                                                                                                                                                                         | 320                    |     |     | ns   |
| t <sub>(HOLD)</sub>    | Sample capacitor hold time                                                                                                                                                                                                                                                                                                               |                        |     | 25  | ns   |
| t <sub>pd1</sub>       | CONVST low to BUSY high                                                                                                                                                                                                                                                                                                                  |                        |     | 40  | ns   |
| t <sub>pd2</sub>       | Propagation delay time, end of conversion to BUSY low                                                                                                                                                                                                                                                                                    |                        |     | 15  | ns   |
| t <sub>pd3</sub>       | Propagation delay time, start of convert state to rising edge of BUSY                                                                                                                                                                                                                                                                    |                        |     | 15  | ns   |
| t <sub>w1</sub>        | Pulse duration, CONVST low                                                                                                                                                                                                                                                                                                               | 40                     |     |     | ns   |
| t <sub>su1</sub>       | Setup time, CS low to CONVST low                                                                                                                                                                                                                                                                                                         | 20                     |     |     | ns   |
| t <sub>w2</sub>        | Pulse duration, CONVST high                                                                                                                                                                                                                                                                                                              | 20                     |     |     | ns   |
|                        | CONVST falling edge jitter                                                                                                                                                                                                                                                                                                               |                        |     | 10  | ps   |
| t <sub>w3</sub>        | Pulse duration, BUSY signal low                                                                                                                                                                                                                                                                                                          | t <sub>(ACQ)</sub> min |     |     | ns   |
| t <sub>w4</sub>        | Pulse duration, BUSY signal high                                                                                                                                                                                                                                                                                                         |                        |     | 650 | ns   |
| t <sub>h1</sub>        | Hold time, first data bus transition (RD low, or CS low for read cycle, or BYTE or BUS18/16 input changes) after CONVST low                                                                                                                                                                                                              | 40                     |     |     | ns   |
| t <sub>d1</sub>        | Delay time, $\overline{\text{CS}}$ low to $\overline{\text{RD}}$ low                                                                                                                                                                                                                                                                     | 0                      |     |     | ns   |
| t <sub>su2</sub>       | Setup time, RD high to CS high                                                                                                                                                                                                                                                                                                           | 0                      |     |     | ns   |
| t <sub>w5</sub>        | Pulse duration, RD low                                                                                                                                                                                                                                                                                                                   | 50                     |     |     | ns   |
| t <sub>en</sub>        | Enable time, RD low (or CS low for read cycle) to data valid                                                                                                                                                                                                                                                                             |                        |     | 20  | ns   |
| t <sub>d2</sub>        | Delay time, data hold from RD high                                                                                                                                                                                                                                                                                                       | 5                      |     |     | ns   |
| t <sub>d3</sub>        | Delay time, BUS18/16 or BYTE rising edge or falling edge to data valid                                                                                                                                                                                                                                                                   | 10                     |     | 20  | ns   |
| t <sub>w6</sub>        | Pulse duration, RD high                                                                                                                                                                                                                                                                                                                  | 20                     |     |     | ns   |
| t <sub>w7</sub>        | Pulse duration, CS high                                                                                                                                                                                                                                                                                                                  | 20                     |     |     | ns   |
| t <sub>h2</sub>        | Hold time, last RD (or CS for read cycle ) rising edge to CONVST falling edge                                                                                                                                                                                                                                                            | 50                     |     |     | ns   |
| t <sub>pd4</sub>       | Propagation delay time, BUSY falling edge to next $\overline{RD}$ (or $\overline{CS}$ for read cycle) falling edge                                                                                                                                                                                                                       | 0                      |     |     | ns   |
| t <sub>d4</sub>        | Delay time, BYTE edge to BUS18/16 edge skew                                                                                                                                                                                                                                                                                              | 0                      |     |     | ns   |
| t <sub>su3</sub>       | Setup time, BYTE or BUS18/16 transition to RD falling edge                                                                                                                                                                                                                                                                               | 10                     |     |     | ns   |
| t <sub>h3</sub>        | Hold time, BYTE or BUS18/16 transition to RD falling edge                                                                                                                                                                                                                                                                                | 10                     |     |     | ns   |
| t <sub>dis</sub>       | Disable time, RD high (CS high for read cycle) to 3-stated data bus                                                                                                                                                                                                                                                                      |                        |     | 20  | ns   |
| t <sub>d5</sub>        | Delay time, BUSY low to MSB data valid delay                                                                                                                                                                                                                                                                                             |                        |     | 0   | ns   |
| t <sub>d6</sub>        | Delay time, CS rising edge to BUSY falling edge                                                                                                                                                                                                                                                                                          | 50                     |     |     | ns   |
| t <sub>d7</sub>        | Delay time, BUSY falling edge to CS rising edge                                                                                                                                                                                                                                                                                          | 50                     |     |     | ns   |
| t <sub>su5</sub>       | BYTE transition setup time, from BYTE transition to next BYTE transition, or BUS18/16 transition setup time, from BUS18/16 to next BUS18/16.                                                                                                                                                                                             | 50                     |     |     | ns   |
| t <sub>su(ABORT)</sub> | Setup time from the falling edge of $\overline{\text{CONVST}}$ (used to start the valid conversion) to the next falling edge of $\overline{\text{CONVST}}$ (when $\text{CS} = 0$ and $\overline{\text{CONVST}}$ are used to abort) or to the next falling edge of $\overline{\text{CS}}$ (when $\overline{\text{CS}}$ is used to abort). | 60                     |     | 550 | ns   |

<sup>(1)</sup> All input signals are specified with  $t_r = t_f = 5$  ns (10% to 90% of +VBD) and timed from a voltage level of  $(V_{IL} + V_{IH})/2$ . (2) See timing diagrams.

All timing are measured with 20 pF equivalent loads on all data bits and BUSY pins.



#### TIMING CHARACTERISTICS

All specifications typical at -40°C to 85°C, +VA = 5 V +VBD = 3 V  $^{(1)}$   $^{(2)}$   $^{(3)}$ 

|                        | PARAMETER                                                                                                                                                                                                                                                                                                                       | MIN                    | TYP | MAX | UNIT |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|-----|------|
| t <sub>(CONV)</sub>    | Conversion time                                                                                                                                                                                                                                                                                                                 |                        |     | 650 | ns   |
| t <sub>(ACQ)</sub>     | Acquisition time                                                                                                                                                                                                                                                                                                                | 310                    |     |     | ns   |
| t <sub>(HOLD)</sub>    | Sample capacitor hold time                                                                                                                                                                                                                                                                                                      |                        |     | 25  | ns   |
| t <sub>pd1</sub>       | CONVST low to BUSY high                                                                                                                                                                                                                                                                                                         |                        |     | 40  | ns   |
| t <sub>pd2</sub>       | Propagation delay time, end of conversion to BUSY low                                                                                                                                                                                                                                                                           |                        |     | 25  | ns   |
| t <sub>pd3</sub>       | Propagation delay time, start of convert state to rising edge of BUSY                                                                                                                                                                                                                                                           |                        |     | 25  | ns   |
| t <sub>w1</sub>        | Pulse duration, CONVST low                                                                                                                                                                                                                                                                                                      | 40                     |     |     | ns   |
| t <sub>su1</sub>       | Setup time, CS low to CONVST low                                                                                                                                                                                                                                                                                                | 20                     |     |     | ns   |
| t <sub>w2</sub>        | Pulse duration, CONVST high                                                                                                                                                                                                                                                                                                     | 20                     |     |     | ns   |
|                        | CONVST falling edge jitter                                                                                                                                                                                                                                                                                                      |                        |     | 10  | ps   |
| t <sub>w3</sub>        | Pulse duration, BUSY signal low                                                                                                                                                                                                                                                                                                 | t <sub>(ACQ)</sub> min |     |     | ns   |
| t <sub>w4</sub>        | Pulse duration, BUSY signal high                                                                                                                                                                                                                                                                                                |                        |     | 650 | ns   |
| t <sub>h1</sub>        | Hold time, first data bus transition (RD low, or CS low for read cycle, or BYTE or BUS18/16 input changes) after CONVST low                                                                                                                                                                                                     | 40                     |     |     | ns   |
| t <sub>d1</sub>        | Delay time, $\overline{\text{CS}}$ low to $\overline{\text{RD}}$ low                                                                                                                                                                                                                                                            | 0                      |     |     | ns   |
| t <sub>su2</sub>       | Setup time, RD high to CS high                                                                                                                                                                                                                                                                                                  | 0                      |     |     | ns   |
| t <sub>w5</sub>        | Pulse duration, RD low                                                                                                                                                                                                                                                                                                          | 50                     |     |     | ns   |
| t <sub>en</sub>        | Enable time, RD low (or CS low for read cycle) to data valid                                                                                                                                                                                                                                                                    |                        |     | 30  | ns   |
| t <sub>d2</sub>        | Delay time, data hold from RD high                                                                                                                                                                                                                                                                                              | 5                      |     |     | ns   |
| t <sub>d3</sub>        | Delay time, BUS18/16 or BYTE rising edge or falling edge to data valid                                                                                                                                                                                                                                                          | 10                     |     | 30  | ns   |
| t <sub>w6</sub>        | Pulse duration, RD high                                                                                                                                                                                                                                                                                                         | 20                     |     |     | ns   |
| t <sub>w7</sub>        | Pulse duration, CS high                                                                                                                                                                                                                                                                                                         | 20                     |     |     | ns   |
| t <sub>h2</sub>        | Hold time, last RD (or CS for read cycle ) rising edge to CONVST falling edge                                                                                                                                                                                                                                                   | 50                     |     |     | ns   |
| t <sub>pd4</sub>       | Propagation delay time, BUSY falling edge to next $\overline{\text{RD}}$ (or $\overline{\text{CS}}$ for read cycle) falling edge                                                                                                                                                                                                | 0                      |     |     | ns   |
| t <sub>d4</sub>        | Delay time, BYTE edge to BUS18/16 edge skew                                                                                                                                                                                                                                                                                     | 0                      |     |     | ns   |
| t <sub>su3</sub>       | Setup time, BYTE or BUS18/16 transition to RD falling edge                                                                                                                                                                                                                                                                      | 10                     |     |     | ns   |
| t <sub>h3</sub>        | Hold time, BYTE or BUS18/16 transition to RD falling edge                                                                                                                                                                                                                                                                       | 10                     |     |     | ns   |
| t <sub>dis</sub>       | Disable time, RD high (CS high for read cycle) to 3-stated data bus                                                                                                                                                                                                                                                             |                        |     | 30  | ns   |
| t <sub>d5</sub>        | Delay time, BUSY low to MSB data valid delay                                                                                                                                                                                                                                                                                    |                        |     | 0   | ns   |
| t <sub>d6</sub>        | Delay time, CS rising edge to BUSY falling edge                                                                                                                                                                                                                                                                                 | 50                     |     |     | ns   |
| t <sub>d7</sub>        | Delay time, BUSY falling edge to CS rising edge                                                                                                                                                                                                                                                                                 | 50                     |     |     | ns   |
| t <sub>su5</sub>       | BYTE transition setup time, from BYTE transition to next BYTE transition, or BUS18/16 transition setup time, from BUS18/16 to next BUS18/16.                                                                                                                                                                                    | 50                     |     |     | ns   |
| t <sub>su(ABORT)</sub> | Setup time from the falling edge of $\overline{\text{CONVST}}$ (used to start the valid conversion) to the next falling edge of $\overline{\text{CONVST}}$ (when CS = 0 and $\overline{\text{CONVST}}$ are used to abort) or to the next falling edge of $\overline{\text{CS}}$ (when $\overline{\text{CS}}$ is used to abort). | 70                     |     | 550 | ns   |

<sup>(1)</sup> All input signals are specified with  $t_r = t_f = 5$  ns (10% to 90% of +VBD) and timed from a voltage level of  $(V_{IL} + V_{IH})/2$ . (2) See timing diagrams.

#### **MULTIPLEXER TIMING REQUIREMENTS**

VCC = 4.75 V to 7.5 V, VEE = -3 V to -7.5 V

|                  |                                                                                     | MIN | TYP | MAX | UNIT |
|------------------|-------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>su6</sub> | Setup time C1, C2 or C3 to MXCLK rising edge                                        |     |     | 600 | ns   |
| t <sub>d8</sub>  | Multiplexer and driver settle time ( from MXCLK rising edge to CONVST falling edge) | 600 |     |     | ns   |

All timing are measured with 20 pF equivalent loads on all data bits and BUSY pins.

<u>₩豐街™DS8254IBRCCT"供应商</u>



#### **PIN ASSIGNMENTS**



#### **PIN FUNCTIONS**

| PII        | N           | I/O   | DESCRIPTION                                                                                                                                          |
|------------|-------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO         | NAME        | 1/0   | DESCRIF HON                                                                                                                                          |
| MULTIPLEXE | R INPUT PII | NS    |                                                                                                                                                      |
| 17         | CH0P        | I     | Non-inverting analog input for differential multiplexer channel number 0. Device performance is optimized for 50 ohm source impedance at this input. |
| 18         | СНОМ        | I     | Inverting analog input for differential multiplexer channel number 0. Device performance is optimized for 50 ohm source impedance at this input.     |
| 19         | CH1P        | I     | Non-inverting analog input for differential multiplexer channel number 1. Device performance is optimized for 50 ohm source impedance at this input. |
| 20         | CH1M        | I     | Inverting analog input for differential multiplexer channel number 1. Device performance is optimized for 50 ohm source impedance at this input.     |
| 29         | CH2P        | I     | Non-inverting analog input for differential multiplexer channel number 2. Device performance is optimized for 50 ohm source impedance at this input. |
| 30         | CH2M        | I     | Inverting analog input for differential multiplexer channel number 2. Device performance is optimized for 50 ohm source impedance at this input.     |
| 31         | СНЗР        | I     | Non-inverting analog input for differential multiplexer channel number 3. Device performance is optimized for 50 ohm source impedance at this input. |
| 32         | СНЗМ        | I     | Inverting analog input for differential multiplexer channel number 3. Device performance is optimized for 50 ohm source impedance at this input.     |
| ADC INPUT  | PINS        |       |                                                                                                                                                      |
| 25         | INP         | I     | ADC Non inverting input., connect 1nF cap across INP and INM                                                                                         |
| 27         | INM         | I     | ADC Inverting input, connect 1nF cap across INP and INM                                                                                              |
| REFERENCE  | INPUT/ OUT  | PUT P | INS                                                                                                                                                  |
| 8, 9       | REFM        | I     | Reference ground.                                                                                                                                    |
| 10         | REFIN       | ı     | Reference Input. Add 0.1-μF decoupling capacitor between REFIN and REFM.                                                                             |
| 11         | REFOUT      | 0     | Reference Output. Add 1-μF capacitor between the REFOUT pin and REFM pin when internal reference is used.                                            |



#### **PIN FUNCTIONS (continued)**

| PIN FUNCTIONS (CONTINUED) |              |        |                                                                                    |                                                                                             |                                     |  |  |  |  |
|---------------------------|--------------|--------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------------------------|--|--|--|--|
| NO PIN                    | NAME         | 1/0    |                                                                                    | DESCRIPTION                                                                                 |                                     |  |  |  |  |
|                           |              | _      | This wis system to Defin (O and any house                                          | d 4 4                                                                                       |                                     |  |  |  |  |
| 14                        | VCMO<br>BUF- | 0      | This pin outputs Refin/2 and can be used                                           | d to set common-mode voltage of differential a                                              | analog inputs.                      |  |  |  |  |
| 15                        | REF          | 0      | Buffered reference output. Useful to leve                                          | I shift bipolar signals using external resistors.                                           |                                     |  |  |  |  |
| POWER CONT                | TROL PINS    |        |                                                                                    |                                                                                             |                                     |  |  |  |  |
| 21                        | PD-<br>RBUF  | ı      | gh on this pin powers down the reference buffer (BUF-REF).                         |                                                                                             |                                     |  |  |  |  |
| MULTIPLEXE                | R CONTRO     | L PINS |                                                                                    |                                                                                             |                                     |  |  |  |  |
| 33                        | AUTO         | I      | High level on this pin selects 'Auto' mode                                         | e for multiplexer scanning. Low level selects n                                             | nanual mode of multiplexer scanning |  |  |  |  |
| 34                        | С3           | ı      | In auto mode (AUTO=1) multiplexer char not care' in manual mode.                   | nnel selection is reset to CH0 on rising edge of                                            | of MXCLK while C3=1. The pin is 'do |  |  |  |  |
| 35                        | C2           | I      | Acts as multiplexer address bit when AU multiplexer channel (channel count) in the | TO=0 (Manual mode). In auto mode (AUTO= e auto scan sequence.                               | 1) C2 and C1 select the last        |  |  |  |  |
| 36                        | C1           | ı      | Acts as multiplexer address LSB when A multiplexer channel (channel count) in th   | UTO=0 (Manual mode). In auto mode (AUTO e auto scan sequence.                               | =1) C2 and C1 select the last       |  |  |  |  |
| 37                        | MXCLK        | ı      |                                                                                    | edge of MXCLK irrespective of whether it is a nat device selects next channel at the end of |                                     |  |  |  |  |
| ADC DATA BU               | JS           |        |                                                                                    |                                                                                             |                                     |  |  |  |  |
| 40.40 == =                | <b>.</b>     |        | 8-B                                                                                | IT BUS                                                                                      | 16-BIT BUS                          |  |  |  |  |
| 42-49, 52-59              | Data Bus     |        | BYTE = 0                                                                           | BYTE = 1                                                                                    | BYTE = 0                            |  |  |  |  |
| 42                        | DB15         | 0      | D15 (MSB)                                                                          | D7                                                                                          | D15(MSB)                            |  |  |  |  |
| 43                        | DB14         | 0      | D14                                                                                | D6                                                                                          | D14                                 |  |  |  |  |
| 44                        | DB13         | 0      | D13                                                                                | D5                                                                                          | D13                                 |  |  |  |  |
| 45                        | DB12         | 0      | D12                                                                                | D4                                                                                          | D12                                 |  |  |  |  |
| 46                        | DB11         | 0      | D11                                                                                | D3                                                                                          | D11                                 |  |  |  |  |
| 47                        | DB10         | 0      | D10                                                                                | D2                                                                                          | D10                                 |  |  |  |  |
| 48                        | DB9          | 0      | D9                                                                                 | D1                                                                                          | D9                                  |  |  |  |  |
| 49                        | DB8          | 0      | D8                                                                                 | D0                                                                                          | D8                                  |  |  |  |  |
| 52                        | DB7          | 0      | D7                                                                                 | All ones                                                                                    | D7                                  |  |  |  |  |
| 53                        | DB6          | 0      | D6                                                                                 | All ones                                                                                    | D6                                  |  |  |  |  |
| 54                        | DB5          | 0      | D5                                                                                 | All ones                                                                                    | D5                                  |  |  |  |  |
| 55                        | DB4          | 0      | D4                                                                                 | All ones                                                                                    | D4                                  |  |  |  |  |
| 56                        | DB3          | 0      | D3                                                                                 | All ones                                                                                    | D3                                  |  |  |  |  |
| 57                        | DB2          | 0      | D2                                                                                 | All ones                                                                                    | D2                                  |  |  |  |  |
| 58                        | DB1          | 0      | D1                                                                                 | All ones                                                                                    | D1                                  |  |  |  |  |
| 59                        | DB0          | 0      | D0 (LSB)                                                                           | All ones                                                                                    | D0 (LSB)                            |  |  |  |  |
| ADC CONTRO                | _            |        | ()                                                                                 | 1                                                                                           |                                     |  |  |  |  |
| 62                        | BUSY         | 0      | Status output. This pin is held high when                                          | device is converting.                                                                       |                                     |  |  |  |  |
| 1                         | BYTE         | ı      |                                                                                    | ding. Refer to the ADC DATA BUS description                                                 | n above.                            |  |  |  |  |
| 2                         | CONVST       | ı      | Convert start. This input is active low and                                        |                                                                                             |                                     |  |  |  |  |
| 3                         | RD           | ı      | Synchronization pulse for the parallel out                                         | · · · · · · · · · · · · · · · · · · ·                                                       |                                     |  |  |  |  |
| 4                         | CS           | ı      | Chip Select.                                                                       |                                                                                             |                                     |  |  |  |  |
| DEVICE POWI               |              | ES     | · ·                                                                                |                                                                                             |                                     |  |  |  |  |
| 22                        | VEE          |        | Negative supply for OPA (OP1, OP2)                                                 |                                                                                             |                                     |  |  |  |  |
| 23, 24                    | VCC          |        | Positive supply for OPA (OP1, OP2, BUF                                             | F-REF)                                                                                      |                                     |  |  |  |  |
| 5, 7, 13, 38,<br>40       | +VA          |        | Analog power supply.                                                               |                                                                                             |                                     |  |  |  |  |
| 6, 12, 26, 39,            | AGND         |        | Analog ground.                                                                     |                                                                                             |                                     |  |  |  |  |
| 50, 63                    | +VBD         |        | Digital Power Supply For ADC Bus.                                                  |                                                                                             |                                     |  |  |  |  |
| 51                        | BGND         |        | Digital ground for ADC bus interface digit                                         | tal supply.                                                                                 |                                     |  |  |  |  |
| NOT CONNEC                |              |        | 3 3. 2                                                                             | 11.77                                                                                       |                                     |  |  |  |  |
| 16, 28, 60,               |              |        |                                                                                    |                                                                                             |                                     |  |  |  |  |
| 61, 64                    | NC           |        | No connection.                                                                     |                                                                                             |                                     |  |  |  |  |

**™雪街™DS8254IBRCCT**"供应商

#### **DEVICE OPERATION AND TIMING DIAGRAMS**

The ADS8254 is analog system-on-chip (SoC) device. The device includes a multiplexer, a single-ended input/differential output ADC driver and differential input high-performance ADC, an additional internal reference, a buffered reference output, and a REF/2 output.

Figure 1 shows the basic operation of the device (including all elements). Subsequent sections describe the detailed timings of the individual blocks of the device (primarily the multiplexer and ADC).



Figure 1. Device Operation

As shown in the diagram, the device can be controlled with only one (CONVST) digital input. On the falling edge of CONVST, the BUSY output of the device goes high. A high level on BUSY indicates the device has sampled the signal and it is converting the sample into its digital equivalent. After the conversion is complete, the BUSY output falls to a logic low level and the device output data corresponding to the recently converted sample is available for reading.

It is recommended (not mandatory) to short the BUSY output of the device to the MXCLK input. The device selects a new channel at every rising edge of MXCLK. The multiplexer is differential. The multiplexer and ADC driver are designed to settle to the 18-bit level before sampling; even at the maximum conversion speed.

**ADC Control and Timing:** The timing diagrams in the this section describe ADC operation; multiplexer operation is described in a the following sections.





Figure 2. Timing for Conversion and Acquisition Cycles With  $\overline{\text{CS}}$  and  $\overline{\text{RD}}$  Toggling





†Signal internal to device

Figure 3. Timing for Conversion and Acquisition Cycles With CS Toggling, RD Tied to BDGND





<sup>†</sup>Signal internal to device

Figure 4. Timing for Conversion and Acquisition Cycles With CS Tied to BDGND, RD Toggling





<sup>†</sup>Signal internal to device

Figure 5. Timing for Conversion and Acquisition Cycles With  $\overline{\text{CS}}$  and  $\overline{\text{RD}}$  Tied to BDGND - Auto Read



Figure 6. Detailed Timing for Read Cycles



**Multiplexer:** The multiplexer has two modes of sequencing namely auto sequencing and manual sequencing. Multiplexer mode selection and operation is controlled with the AUTO, C1, C2, C3, and MXCLK pins.

**Auto Sequencing:** A logic one level on the AUTO pin selects auto sequencing mode. It is possible to select the number of channels to be scanned (always starting from channel zero) in auto sequencing mode. Pins C1 and C2 select the channel count (last channel in the auto sequence).

On every rising edge of MXCLK while C3 is at the logic zero level, the next higher channel (in ascending order) is selected. Channel selection rolls over to channel zero on the rising edge of MXCLK after channel selection reaches the *channel count* (last channel in the auto sequence selected by pins C1 and C2).

Any time during the sequence the channel sequence can be reset to channel zero. A rising edge on MXCLK while C3 is at the logic one level resets channel selection to channel zero.

**CHANNEL COUNT PINS CLOCK PIN** LAST CHANNEL IN SEQUENCE **CHANNEL SEQUENCE MXCLK** C3 C2 C<sub>1</sub> 0 0 0 0 0,0,0,0.. 0 0 1 1 0,1,0,1,... 1 0 0 2 1 0,1,2,0,1,2,0... 1 3 O 1 1 0,1,2,3,0,1,2,3,0... 1 1 Χ Χ Х  $n \rightarrow 0$  (channel reset to zero) 1

**Table 1. Channel Selection in Auto Mode** 



Figure 7. Multiplexer Auto Mode Timing Diagram

**Manual Sequencing:** A logic zero level on the AUTO pin selects manual sequencing mode. Pins C1and C2 set the channel address. On the rising edge of MXCLK, the addressed channel is connected to the ADC driver input.

**Table 2. Channel Selection in Manual Mode** 

| MODE | СНА | NNEL ADDRESS | CLOCK PIN | CHANNEL  |   |
|------|-----|--------------|-----------|----------|---|
| AUTO | C3  | C2           | C1        | MXCLK    |   |
| 0    | X   | 0            | 0         | 1        | 0 |
| 0    | X   | 0            | 1         | <b>↑</b> | 1 |



**Table 2. Channel Selection in Manual Mode (continued)** 

| MODE | СНА | NNEL ADDRESS | CLOCK PIN | CHANNEL |   |
|------|-----|--------------|-----------|---------|---|
| AUTO | C3  | C2           | C1        | MXCLK   |   |
| 0    | Х   | 1            | 0         | 1       | 2 |
| 0    | Х   | 1            | 1         | 1       | 3 |



Figure 8. Multiplexer Manual Mode Timing Diagram

#### TYPICAL CHARACTERISTICS







Figure 10.



Figure 11.





Figure 12.



Figure 13.



Figure 14. **OPA POSITIVE SUPPLY CURRENT** 

(ICC)



Figure 15.

**OPA -VE SUPPLY CURRENT (IEE)** 



Figure 16.

VCC = 6 V.  $T_A = 25^{\circ}C$ 



**OPA NEGATIVE SUPPLY CURRENT** (IEE) vs OPA NEGATIVE SUPPLY (-VEE)





Figure 20.

### VCC = 6 V, VEE = -6 V 10.5 10

Figure 18.

) -20 0 20 40 60 T<sub>A</sub> - Free-Air Temperature - °C



-6 -5 -4 V<sub>EE</sub> - Supply Voltage - V

-2

IEE - Supply Current - mA

9.5

8.5

-60









Figure 22.



Figure 23.



Figure 24.



Figure 25.



rigule 20



Figure 27.



Figure 28.



Figure 29.

Copyright © 2009, Texas Instruments Incorporated









Figure 39.



Figure 40.



Figure 41.
SIGNAL-TO-NOISE RATIO





Figure 42.

# FREE-AIR TEMPERATURE



Figure 43.



Figure 44.

# TOTAL HARMONIC DISTORTION VS ANALOG SUPPLY VOLTAGE (+VA)



Figure 45.

#### SPURIOUS FREE DYNAMIC RANGE vs ANALOG SUPPLY VOLTAGE (+VA)



Figure 46.

#### EFFECTIVE NUMBERR OF BITS vs ANALOG SUPPLY VOLTAGE (+VA)



Figure 47.





TOTAL HARMONIC DISTORTION REFERENCE VOLTAGE



www.ti.com

SPURIOUS FREE DYNAMIC RANGE vs REFERENCE VOLTAGE



Figure 50.

**EFFECTIVE NUMBER OF BITS** 

Figure 48.



SIGNAL-TO-NOISE RATIO

Figure 49.



TOTAL HARMONIC DISTORTION OPA SUPPLY VOLTAGE (VCC)



Figure 53.

Figure 51.





**EFFECTIVE NUMBER OF BITS OPA SUPPLY VOLTAGE (VCC)** 



Figure 55.

**SIGNAL-TO-NOISE RATIO** SOURCE RESISTANCE (RIN)



Figure 56.



SPURIOUS FREE DYNAMIC RANGE



Figure 57.



Figure 58.



Figure 59.



Figure 60.



-122

Multiplexer Channel Figure 61.



120 **L** 

Multiplexer Channel Figure 62.





Figure 63.

## VCM\_O VOLTAGE vs OPA SUPPLY VOLTAGE (VCC)



Figure 64.

#### BUFFER REFERENCE OUTPUT VOLTAGE vs OPA SUPPLY VOLTAGE (VCC)



Figure 65.







Figure 67.





#### **APPLICATION INFORMATION**

As discussed before, the ADS8254 is 16-bit analog SoC that includes various blocks like a multiplexer, ADC driver, internal reference, internal reference buffer, buffered reference output, and Ref/2 output on-board. The following diagram shows the recommended analog and digital interfacing of the ADS8254.

#### **APPLICATION DIAGRAM**



Figure 69. Analog and Digital Interface Diagram

As shown in Figure 69, the ADS8254 accepts unipolar differential analog inputs in the range of  $\pm V_{ref}$  with a common-mode voltage of  $V_{ref}/2$ . An application may require the interfacing of bipolar input signals. The following diagram shows the conversion of bipolar input signals to unipolar differential signals.



#### From BUF-REF o/p of ADC (Use external buffer if current drawn by resistor network exceeds current output specification of reference buffer)



Note: Value of R depends on signal BW Use R = 1.2  $\rm k\Omega$  for signal BW <= 10 kHz. Choose C as per signal BW, 3 dB BW (filt) = RC/2

Figure 70. Bipolar Input Signals to Unipolar Differential Signals Conversion

#### MICROCONTROLLER INTERFACING

#### ADS8254 to 8-Bit Microcontroller Interface

Figure 71 shows a parallel interface between the ADS8254 and a typical microcontroller using an 8-bit data bus. The BUSY signal is used as a falling edge interrupt to the microcontroller.



Figure 71. ADS8254 Application Circuitry



Figure 72. ADS8254 Using Internal Reference



#### PRINCIPLES OF OPERATION

The ADS8254 features a high-speed successive approximation register (SAR) analog-to-digital converter (ADC). The architecture is based on charge redistribution which inherently includes a sample/hold function. See Figure 71 for the application circuit for the ADS8254.

The conversion clock is generated internally. The conversion time of 650 ns is capable of sustaining a 1 MHz throughput.

When a conversion is initiated, the differential input on these pins is sampled on the internal capacitor array. While a conversion is in progress, both inputs are disconnected from any internal function.

#### **REFERENCE**

The ADS8254 can operate with an external reference with a range from 3.0 V to 4.2 V. The reference voltage on the input pin 10 (REFIN) of the converter is internally buffered. A clean, low noise, well-decoupled reference voltage on this pin is required to ensure good performance of the converter. A low noise band-gap reference like the REF5040 can be used to drive this pin. A 0.1- $\mu$ F decoupling capacitor is required between REFIN and REFM pins (pin 10 and pin 9) of the converter. This capacitor should be placed as close as possible to the pins of the device. Designers should strive to minimize the routing length of the traces that connect the terminals of the capacitor to the pins of the converter. An RC network can also be used to filter the reference voltage. A 100- $\Omega$  series resistor and a 0.1- $\mu$ F capacitor, which can also serve as the decoupling capacitor can be used to filter the reference voltage.



Figure 73. ADS8254 Using External Reference

The ADS8254 also has limited low pass filtering capability built into the converter. The equivalent circuitry on the REFIN input is as shown in Figure 74.



Figure 74. Simplified Reference Input Circuit

The REFM input of the ADS8254 should always be shorted to AGND. A 4.096-V internal reference is included. When the internal reference is used, pin 11 (REFOUT) is connected to pin 10 (REFIN) with an 0.1- $\mu$ F decoupling capacitor and 1- $\mu$ F storage capacitor between pin 11 (REFOUT) and pin 9 (REFM) (see Figure 72). The internal reference of the converter is double buffered. If an external reference is used, the second buffer provides isolation between the external reference and the CDAC. This buffer is also used to recharge all of the capacitors of the CDAC during conversion. Pin 11 (REFOUT) can be left unconnected (floating) if external reference is used (as shown in Figure 74).

**™雪街™DS8254IBRCCT**"供应商

#### **ANALOG INPUT**

The ADS8254 features an analog multiplexer, a differential, high-input impedance, unity-gain ADC driver, and a high-performance ADC. Typically it would require alot of care in the selection of the driving circuit components and board layout for high resolution ADC driving. However, an on-board ADC driver simplifies the job for the user. All that is needed is to decouple AINP and AINM with a 1-nF decoupling capacitor across these two terminals as close to the device as possible. The multiplexer inputs tolerate a source impedance of up to 50  $\Omega$  for the specified device performance at a 1-MSPS operating speed. This relaxes the constraints on the signal conditioning circuit. In the case of true bipolar input signals, it is possible to condition them with a resister divider as shown in Figure 70. The device permits use of 1.2-k $\Omega$  resistors for the divider with an effective source impedance of 600  $\Omega$  for signal BW less than 10 kHz. A suitable capacitor value can be used to limit signal BW which limits noise coming from the resistor divider network. Care must be taken about absolute analog voltage at the multiplexer input terminals. This voltage should not exceed VCC and VEE. The clamp at driver OPA limits the voltage applied to the ADC input.

#### **Reading Data**

The ADS8254 outputs full parallel data in straight binary format as shown in Table 3. The parallel output is active when  $\overline{CS}$  and  $\overline{RD}$  are both low. There is a minimal quiet zone requirement around the falling edge of  $\overline{CONVST}$ . This is 50 ns prior to the falling edge of  $\overline{CONVST}$  and  $\underline{40}$  ns after the falling edge. No data read should attempted within this zone. Any other combination of  $\overline{CS}$  and  $\overline{RD}$  sets the parallel output to 3-state. BYTE is used for multiword read operations. BYTE is used whenever lower bits on the bus are output on the higher byte of the bus. Refer to Table 3 for ideal output codes.

DESCRIPTION **ANALOG VALUE DIGITAL OUTPUT STRAIGHT BINARY** Full scale range  $2 \times (+V_{ref})$ Least significant bit (LSB)  $2 \times (+V_{ref})/65536$ **BINARY CODE HEX CODE**  $(+V_{ref}) - 1 LSB$ +Full scale 0111 1111 1111 1111 7FFF Midscale 0 V 0000 0000 0000 0000 0000 **FFFF** Midscale - 1 LSB 0 V - 1 LSB 1111 1111 1111 1111 Zero  $-V_{ref}$ 1000 0000 0000 0000 8000

Table 3. Ideal Input Voltages and Output Codes

The output data is a full 16-bit word (D15-D0) on DB15-DB0 pins (MSB-LSB) if BYTE is low.

The result may also be read on an 8-bit bus for convenience. This is done by using only pins DB15–DB8. In this case two reads are necessary: the first as before, leaving BYTE low and reading the 8 most significant bits on pins DB15–DB8, then bringing BYTE high. When BYTE is high, the low bits (D7–D0) appear on pins DB15–DB8.

This multiword read operation can be performed with multiple active  $\overline{RD}$  (toggling) or with  $\overline{RD}$  held low for simplicity. This is referred to as the AUTO READ operation.

**Table 4. Conversion Data Read Out** 

|      | DATA READ OUT    |                 |  |  |  |  |
|------|------------------|-----------------|--|--|--|--|
| BYTE | PINS<br>DB15-DB8 | PINS<br>DB7-DB0 |  |  |  |  |
| High | D7-D0            | All One's       |  |  |  |  |
| Low  | D15-D8           | D7-D0           |  |  |  |  |

Copyright © 2009, Texas Instruments Incorporated



#### PACKAGE OPTION ADDENDUM

查询"ADS8254IBRGCT"供应商

3-Apr-2009

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| ADS8254IBRGCR    | ACTIVE                | VQFN            | RGC                | 64   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |
| ADS8254IBRGCT    | ACTIVE                | VQFN            | RGC                | 64   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |
| ADS8254IRGCR     | ACTIVE                | VQFN            | RGC                | 64   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |
| ADS8254IRGCT     | ACTIVE                | VQFN            | RGC                | 64   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



查询"ADS8254IBRGCT"供应商

2-Apr-2009

#### TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
| ſ | B0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| Γ | P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| ADS8254IBRGCR | VQFN            | RGC                | 64 | 2000 | 330.0                    | 16.4                     | 9.3     | 9.3     | 1.5     | 12.0       | 16.0      | Q2               |
| ADS8254IBRGCT | VQFN            | RGC                | 64 | 250  | 330.0                    | 16.4                     | 9.3     | 9.3     | 1.5     | 12.0       | 16.0      | Q2               |
| ADS8254IRGCR  | VQFN            | RGC                | 64 | 2000 | 330.0                    | 16.4                     | 9.3     | 9.3     | 1.5     | 12.0       | 16.0      | Q2               |
| ADS8254IRGCT  | VQFN            | RGC                | 64 | 250  | 330.0                    | 16.4                     | 9.3     | 9.3     | 1.5     | 12.0       | 16.0      | Q2               |





查询"ADS8254IBRGCT"供应商

2-Apr-2009



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADS8254IBRGCR | VQFN         | RGC             | 64   | 2000 | 333.2       | 345.9      | 28.6        |
| ADS8254IBRGCT | VQFN         | RGC             | 64   | 250  | 333.2       | 345.9      | 28.6        |
| ADS8254IRGCR  | VQFN         | RGC             | 64   | 2000 | 333.2       | 345.9      | 28.6        |
| ADS8254IRGCT  | VQFN         | RGC             | 64   | 250  | 333.2       | 345.9      | 28.6        |



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.
  - B. This drawing is subject to change without notice.
  - C. Quad Flatpack, No-leads (QFN) package configuration .
  - The package thermal pad must be soldered to the board for thermal and mechanical performance.

    See the Product Data Sheet for details regarding the exposed thermal pad dimensions.



#### THERMAL PAD MECHANICAL DATA



RGC (S-PVQFN-N64)

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

### RGC (S-PVQFN-N64)



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### **Applications Products Amplifiers** amplifier.ti.com Audio www.ti.com/audio Data Converters Automotive www.ti.com/automotive dataconverter.ti.com **DLP® Products** Broadband www.dlp.com www.ti.com/broadband DSP Digital Control dsp.ti.com www.ti.com/digitalcontrol Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Interface Military www.ti.com/military interface.ti.com Optical Networking Logic logic.ti.com www.ti.com/opticalnetwork Power Mgmt power.ti.com Security www.ti.com/security Telephony Microcontrollers microcontroller.ti.com www.ti.com/telephony Video & Imaging www.ti-rfid.com www.ti.com/video RF/IF and ZigBee® Solutions www.ti.com/lprf Wireless www.ti.com/wireless

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated