# NCR3101

# *Product Preview* Wide Input Voltage Synchronous Buck Converter

The NCP3101 is a high efficiency, wide input, high output current, synchronous PWM buck converter designed to operate from a 4.5 V to 13.2 V supply. The device is capable of producing an output voltage as low as 0.8 V. The NCP3101 can continuously output 6 A through MOSFET switches driven by an internally set 275 kHz oscillator. The 40-pin device provides an optimal level of integration to reduce size and cost of the power supply. The NCP3101 also incorporates an externally compensated transconductance error amplifier and a capacitor programmable soft-start function. Protection features include programmable short circuit protection and under voltage lockout (UVLO). The NCP3101 is available in a 40-pin QFN package.

### **Features**

- Input Voltage Range from 4.5 V to 13.2 V
- 275 kHz Internal Oscillator
- Greater than 90% Maximum Efficiency
- Boost Pin Operates to 25 V
- · Voltage Mode PWM Control
- 0.8 V  $\pm$  1% Internal Reference Voltage
- Adjustable Output Voltage by Resistor Divider
- · Capacitor Programmable Soft-Start
- 80% Maximum Duty Cycle
- · Input Undervoltage Lockout
- · Resistor Programmable Current Limit
- This is a Pb-Free Device

#### **Applications**

- Servers/Networking
- DSP and FPGA Power Supply
- DC-DC Regulator Modules



This document contains information on a product under development. ON Semiconductor reserves the right to change or discontinue this product without notice.



# **ON Semiconductor®**

**http://onsemi.com**









### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 16 of this data sheet.



**Figure 2. Detailed Block Diagram**

### **PIN FUNCTION DESCRIPTION**



# ABSOLUTE MAXIMUM RATINGS



### **MAXIMUM RATINGS**



Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

NOTE: These devices have limited built-in ESD protection. The devices should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the device.

1. 60-180 seconds minimum above 237°C

**ELECTRICAL CHARACTERISTICS** (0°C < T<sub>J</sub> < 70°C for NCP3101, -40°C < T<sub>J</sub> < 125°C for NCP3101B, 4.5 V < V<sub>CC</sub> < 13.2 V, <del>BST = V<sub>CC</sub> \* 2)</del> ELECTRICOLOGICATE



## **OUTPUT POWER MOSFETS**



\*Transient response with 2.5 A/ $\mu$ s load step 50% – 100% defined at output parts: C<sub>OUT</sub>= 2x100 uF MLCC + 0.82 mF OS-CON.



**DETAILED OPERATING DESCRIPTION**

### "NCP3101"

### **General**

NCP3101 is a high efficiency integrated wide input voltage 6 A synchronous PWM buck converter designed to operate from a 4.5 V to 13.2 V supply. The output voltage of the converter can be precisely regulated down to 800 mV  $\pm 1.0\%$  when the V<sub>FB</sub> pin is tied to V<sub>OUT</sub>. The switching frequency is internally set to 275 kHz. A high gain Operational Transconductance Error Amplifier (OTA) is used for feedback and stabilizing the loop.

#### **Duty Cycle and Maximum Pulse Width Limits**

In steady state DC operation, the duty cycle will stabilize at an operating point defined by the ratio of the input to the output voltage. The NCP3101 can achieve an 80% duty cycle. There is a built in off-time which ensures that the bootstrap supply is charged every cycle. The NCP3101, which is capable of a 100 nsec pulse width (minimum), can allow a 12 V to 0.8 V conversion at 275 kHz. The duty cycle limit and the corresponding output voltage are shown below in graphical format in Figure 9 and 11. The light gray area represents the safe operating area for the lowest maximum operational duty cycle and the dark grey area represents the absolute maximum duty cycle and corresponding output voltage.



#### **Input Voltage Range (V<sub>CC</sub> and BST)**

The input voltage range for both  $V_{CC}$  and BST is 4.5 V to 13.2 V with reference to GND and PHS, respectively. Although BST is rated at 13.2 V with reference to PHS, it can also tolerate 25 V with respect to GND.



#### **External Enable/Disable**

When the Comp Pin voltage falls or is pulled externally below the 400 mV threshold as shown in Figure 11, it disables the PWM Logic and the gate drive outputs. In this disabled mode, the operational transconductance amplifier's (EOTA) output source current is reduced and limited to the Soft-Start mode of  $10 \mu A$ .



**Figure 11. Disable Circuit**

#### **Normal Shutdown Behavior**

Normal shutdown occurs when the IC stops switching because the input supply reaches UVLO threshold. In this case, switching stops, the internal soft-start, SS, is discharged, and all GATE pins go low. The switch node enters a high impedance state and the output capacitors discharge through the load with no ringing on the output voltage.

### **External Soft-Start**

**Extering Longs and the Line of Allie Contract Contract of the NCP3101** features an external soft-start function, which reduces inrush current and overshoot of the output voltage. Soft-Start is achieved by using the internal current source of  $10 \mu A$  (typ) which charges the external integrator capacitor of the transconductance amplifier. Figure 12 is a typical soft-start sequence. This sequence begins once  $V_{CC}$ surpasses its UVLO threshold. During soft-start, as the Comp Pin rises through 400 mV, the PWM Logic and gate drives are enabled. When the feedback voltage crosses 800 mV, the EOTA will be given control to switch to its higher regulation mode output current of  $120 \mu A$ . In the event of an over current during the soft-start, the overcurrent logic will override the soft-start sequence and will shut down the PWM logic and both the high side and low side gates of the switching MOSFETS.



**Figure 12. Soft-Start Implementation**

#### **UVLO**

Undervoltage Lockout (UVLO) is provided to ensure that unexpected behavior does not occur when  $V_{CC}$  is too low to support the internal rails and power the converter. For the NCP3101, the UVLO is set to ensure that the IC will startup when  $V_{CC}$  reaches 4.0 V and shutdown when  $V_{CC}$  drops below 3.6 V. This permits smooth operation from a varying 5.0 V input source.

#### **Current Limit Protection**

In case of a short circuit or overload, the low side LS-FET will conduct large currents. The controller will shut down the regulator in this situation for protection against overcurrent. The low side  $R_{DS(on)}$  sense is implemented by comparing the voltage at the phase node when BG starts going low to an internally generated fixed voltage. If the phase voltage is lower than OC trip voltage, an overcurrent condition occurs and a counter is initiated. When the counter completes, the PWM logic and both HS-FET and LS-FET are turned off. The converter will reinitialize through the soft-start cycle to determine if the short circuit or overload condition has been removed. The minimum turn-on time of the LS-FET is set to 500 ns. The trip thresholds have a -95 mV, +45 mV process and temperature variation when set to -375 mV. The operation of key nodes is displayed in Figure 13 for both normal operation and during over current conditions.



**Figure 13. Switching and Current Limit Timing**

#### **Overcurrent Protection Setting**

NCP3101 allows the setting of Overcurrent Threshold ranging from 50 mV to 550 mV, simply by adding a resistor (ROCSET) between BG and GND. During a short period of time following  $V_{CC}$  rising over UVLO threshold, an internal  $10 \mu A$  current (IOCSET) is sourced from BG Pin, determining a voltage drop across ROCSET. This voltage drop will be sampled and internally held by the device as Overcurrent Threshold. The OC setting procedure overall time length is approximately 6 ms. When a ROCSET resistor is connected between BG and GND, the programmed threshold is set with an RSET values range from 5 k $\Omega$  to 45 k $\Omega$ .

$$
IOCth = \frac{IOCSET * ROCSET}{R_{DS(on)}} \tag{eq. 1}
$$

In case ROCSET is not connected, the device switches the OCP threshold to a fixed 375 mV value: an internal safety clamp on BG is triggered as soon as BG voltage reaches 700 mV, enabling the 375 mV fixed threshold and ending OC setting phase.

#### **Drivers**

The NCP3101 drives the internal High and Low side Switching MOSFETS with 1 A gate drivers. The gate drivers also include adaptive nonoverlap circuitry. The nonoverlap circuitry increase efficiency, which minimizes power dissipation, by minimizing the body diode conduction time.

A detailed block diagram of the nonoverlap and gate drive circuitry used in the chip is shown in Figure 14.



**Figure 14. Block Diagram**

Careful selection and layout of external components is required, to realize the full benefit of the onboard drivers. The capacitors between  $V_{CC}$  and GND and between BST and PHASE must be placed as close as possible to the IC. A ground plane should be placed on the closest layer for return currents to GND in order to reduce loop area and inductance in the gate drive circuit.

#### **APPLICATION SECTION**

#### **Input Capacitor Selection**

The input capacitor has to sustain the ripple current produced during the on time of the upper MOSFET, so it must have a low ESR to minimize the losses. The RMS value of this ripple is:

$$
\ln_{RMS} = I_{OUT} \sqrt{D \times (1 - D)}
$$
 (eq. 2)

Where  $D$  is the duty cycle,  $\lim_{R\to\infty}$  is the input RMS current, and  $I_{\text{OUT}}$  is the load current. The equation reaches its maximum value with  $D = 0.5$ . Losses in the input capacitors can be calculated with the following equation:

$$
P_{CIN} = ESR_{CIN} \times \lim_{RMS}^2 \tag{eq. 3}
$$

Where  $P_{\text{CIN}}$  is the power loss in the input capacitors and  $ESR<sub>CIN</sub>$  is the effective series resistance of the input capacitance. Due to large di/dt through the input capacitors, electrolytic or ceramics should be used. If a tantalum capacitor must be used, it must be surge protected. Otherwise, capacitor failure could occur.

#### **Calculating Input Startup current**

To calculate the input startup current, the following equation can be used:

$$
I_{\text{inrust}} = \frac{C_{\text{OUT}} \times V_{\text{OUT}}}{t_{\text{SS}}}
$$
 (eq. 4)

where  $I_{inrush}$  is the input current during startup,  $C_{OUT}$  is the total output capacitance,  $V_{\text{OUT}}$  is the desired output voltage, and  $t_{SS}$  is the soft-start interval.

If the inrush current is higher than the steady state input current during maximum load, then the input fuse should be rated accordingly, if one is used.

### **Calculating Soft-Start Time**

To calculate the soft-start time, the following equation can be used.

$$
t_{SS} = \frac{(C_p + C_c) * \Delta V}{I_{SS}}
$$
 (eq. 5)

Where  $C_C$  is the compensation as well as the soft-start capacitor.

 $C_P$  is the additional capacitor that forms the second pole.  $I_{SS}$  is the soft-start current

 $\Delta V$  is the comp voltage from zero to until it reaches regulation.



**Figure 15. Soft-Start**

The above calculation includes the delay from comp rising to when output voltage becomes valid.

To calculate the time of output voltage rising to when it reaches regulation;  $\Delta V$  is the difference between the comp voltage reaching regulation and 1.1 V.

#### **Output Capacitor Selection**

Selection of the right value of input and output capacitors determines the behavior of the buck converter. In most high power density applications the capacitor size is most important. Ceramic capacitor is necessary to reduce the high frequency ripple voltage at the input of converter. This capacitor should be located as near the IC as possible. Added electrolytic capacitor improved response of relative slow load change.

The required output capacitor will be determined by planned transient deviation requirements. Usually a combination of two types of capacitors is recommended to meet the requirements. First, a ceramic output capacitor is needed for bypassing high frequency noise. Second, an electrolytic output capacitor is needed to achieve good transient response.

In fact, during load transient, for the first few microseconds the bulk capacitance supplies current to the

load. The **controller** immediately recognizes the load from the **polyopier** immediately recognizes the ioad<br>transient and sets the duty cycle to maximum, but the current slope is limited by the inductor value.

During a load step transient the output voltage initially drops due to the current variation inside the capacitor and the ESR. (neglecting the effect of the effective series inductance (ESL)):

$$
\Delta V_{\text{OUT-ESR}} = \Delta I_{\text{out}} \times \text{ESR}_{\text{COUT}} \tag{eq.6}
$$

where  $V_{\text{OUT-ESR}}$  is the voltage deviation of  $V_{\text{OUT}}$  due to the effects of ESR and the  $ESR_{\text{COUT}}$  is the total effective series resistance of the output capacitors.

Table 1 shows values of voltage drop and recovery time of the NCP3101 demo board with the configuration shown in Figure 19. The transient response was measured for the load current step from 3 A to 6 A (50% to 100% load).

Input capacitors are  $2x47 \mu F$  ceramic and  $1x270 \mu F$ OS-CON, output capacitors are  $2x100 \mu F$  ceramic and OS-CON as mentioned in Table 1. Typical transient response waveforms are shown in Figure 16.

More information about OS-CON capacitors is available at http://www.edc.sanyo.com.

**Table 1. TRANSIENT RESPONSE VERSUS OUTPUT CAPACITANCE** (50% to 100% Load Step)

| $C_{OUT}$ ( $\mu$ F) OS-CON | Drop (mV) | Recovery Time (us) |
|-----------------------------|-----------|--------------------|
| ი                           | 384       | 336                |
| 100                         | 224       | 298                |
| 150                         | 192       | 278                |
| 220                         | 164       | 238                |
| 270                         | 156       | 212                |
| 560                         | 128       | 198                |
| 820                         | 112       | 118                |
| 1000                        | 112       | 116                |



**Figure 16. Typical Waveform of Transient Response**

A minimum capacitor value is required to sustain the current during the load transient without discharging it. The voltage drop due to the output capacitor discharge is given by the following equation:

$$
\Delta V_{\text{OUT-DISCHARGE}} = \frac{\Delta I_{\text{OUT}}^2 \times L_{\text{OUT}}}{2 \times C_{\text{OUT}} \times (V_{\text{IN}} \times D - V_{\text{OUT}})}
$$
 (eq. 7)

where  $V_{\text{OUT-DISCHARGE}}$  is the voltage deviation of  $V_{\text{OUT}}$ due to the effects of discharge,  $L_{\text{OUT}}$  is the output inductor value and  $V_{IN}$  is the input voltage.

#### **Inductor Selection**

Both mechanical and electrical considerations influence the selection of an output inductor. From a mechanical perspective, smaller inductor values generally correspond to smaller physical size. Since the inductor is often one of the largest components in the regulation system, a minimum inductor value is particularly important in space-constrained applications. From an electrical perspective, the maximum current slew rate through the output inductor for a buck regulator is given by:

$$
SlewRate_{LOUT} = \frac{V_{IN} - V_{OUT}}{L_{OUT}} \qquad (eq. 8)
$$

This equation implies that larger inductor values limit the regulator's ability to slew current through the output inductor in response to output load transients. Consequently, output capacitors must supply the load current until the inductor current reaches the output load current level. This results in larger values of output capacitance to maintain tight output voltage regulation. In contrast, smaller values of inductance increase the regulator's maximum achievable slew rate and decrease the necessary capacitance, at the expense of higher ripple current. The peak-to-peak ripple current is given by the following equation:

$$
1pk-pk_{LOUT} = \frac{V_{OUT}(1 - D)}{L_{OUT} \times 275 \text{ kHz}} \quad (eq. 9)
$$

where  $Ipk-pk<sub>LOUT</sub>$  is the peak to peak current of the output. From this equation it is clear that the ripple current increases as  $L_{\text{OUT}}$  decreases, emphasizing the trade-off between dynamic response and ripple current. In order to achieve high efficiency, coils with a low value of Direct Current Resistance (DCR) have to be used.

#### **Feedback and Compensation**

The output voltage is adjustable from  $0.8 \,$ V to  $5 \,$ V as shown in Table 1. The adjustment method requires an external resistor divider with its center tap tied to the FB pin. It is recommended to have a resistance between  $1.5 \text{ k}\Omega$  and  $5 k\Omega$ . The selection of low value resistors reduces efficiency, alternatively high value resistance of R2 causes decrease in output voltage accuracy due to the bias current in the error amplifier. The output voltage error of this bias current can be estimated by using the following equation:

$$
\frac{\text{WCPH}_W''(\%)}{\text{W}_{\text{REF}}} = \frac{R2 \times I_{\text{bias}}}{V_{\text{REF}}} \times 100 \tag{eq. 10}
$$

Error = R2  $*$  1.25  $*$  10<sup>-5</sup> (%)

Once R2 is calculated above R3 can be calculated to select the desired output voltage as shown in the following equation:

$$
R3 = \frac{V_{REF}}{V_{OUT} - V_{REF}} * R2
$$
 (eq. 11)

Table 1 shows R3 values for frequently used output voltages.



**Figure 17. FB circuit**

#### **Table 1. OUTPUT VOLTAGES AND DIVIDER RESISTORS**



Figure 17 shows a typical Type II operational transconductance error amplifier (OTA). The compensation network consists of the internal error amplifier and the impedance networks ZIN (R1, R2) and external ZFB  $(R_{\text{comp}}, C_{\text{comp}}$  and  $C_{\text{soft-start}}$ ). The compensation network has to provide a closed loop transfer function with the highest 0 dB crossing frequency to have fast response (but always lower than  $f_{SW}/8$  and the highest gain in DC conditions to minimize the load regulation. A stable control loop has a gain crossing with -20 dB/decade slope and a phase margin greater than 45°. Include worst-case component variations when determining phase margin. Loop stability is defined by the compensation network around the OTA, the output capacitor, output inductor and the output divider. Figure 18 shows the open loop and closed loop gain plots.



#### **Thermal Considerations**

The package thermal resistance can be obtained from the specifications section of this data sheet and a calculation can be made to determine the NCP3101 junction temperature. However, it should be noted that the physical layout of the board, the proximity of other heat sources such as MOSFETs and inductors, and the amount of metal connected to the NCP3101, impact the temperature of the device. The PCB is used also as the heatsink. Double or multi layer PCBs with thermal vias between places with the same electrical potential increase cooling area. A  $70 \mu m$  thick copper plating is a good solution to eliminate the need for an external heatsink.

#### **Layout Considerations**

When designing a high frequency switching converter, layout is very important. Using a good layout can solve many problems associated with these types of power supplies as transient occur.

External compensation components (R1, C9) are needed for converter stability. They should be placed close to the NCP3101. The feedback trace is recommended to be kept as far from the inductor and noisy power traces as possible. The resistor divider and feedback acceleration circuit (R2, R3, R6, C13) is recommended to be placed near to input FB (Pin 16, NCP3101).

Switching current from one power device to another can generate voltage transients across the impedances of the interconnecting bond wires and circuit traces. These interconnecting impedances should be minimized by using wide, short printed circuit traces. The critical components should be located together as close as possible using ground plane construction or single point grounding. The inductor and output capacitors should be located together as close as possible to the NCP3101.



**Figure 19. Schematic Diagram of NCP3101 Evaluation Board**

Schematic diagram of the NCP3101 demoboard is shown in Figure 19 and the actual PCB layout is shown in Figure 20. The Schenkurfully and the NCP3101 demoboard is shown in Figure 19 and the actual PCB layout is shown in Figure 20. The corresponding bill of material is summarized in Table 2. Parameters of the board were tested with Input vo to 13.2 V and with various output loads between 0 A and 6 A. The board includes a few components used for transient measurements. The load current range can be selected by switches 1 to 3 to give a range of 0 A - 6 A with 2 A steps. A square wave signal with a 10% duty cycle and a 10 V amplitude has to be connected to the X1 connector to enable the load testing.

# **Table 2. BILL OF MATERIAL**



\*Parts marked with "\*" and highlighted in grey are only necessary for transient response and PHASE-GAIN feedback measuring.



**Figure 20. PCB Layout Evaluation Board (55mm x 90mm)**



**Figure 24. Feedback Frequency Response (Vin = 13.2 V, Vout = 3.3 V)**

Figure 23. Transient Response (V<sub>in</sub> = 13.2 V, **Vout = 3.3 V, Iout = 3 A to 6 A Step) Output Capacitors: 2x MLCC 100 μF and 820 μF OS-CON** 

> **http://onsemi.com 15**



Figure 25. Temperature Conditions (V<sub>in</sub> = 13.2 V, V<sub>out</sub> = 3.3 V, I<sub>out</sub> = 6 A) Steady State, No Additional Cooling,<br>Ambient Temperature 25°C

### **ORDERING INFORMATION**



†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

### "NCP3101"

#### **PACKAGE DIMENSIONS**

**QFN40 6x6, 0.5P** CASE 485AK-01 ISSUE A



#### **DIM MIN MAX**<br>**A** 0.80 1.00 **MILLIMETERS A** 0.80<br>**A1** ---A1 --- 0.05<br>A3 0.20 REF **A3** 0.20 REF<br>**b** 0.18 0. **b** 0.18 0.30<br> **D** 6.00 BSC<br> **D2** 2.45 2.65 **D** 6.00 BSC **D2** 2.45 2.65<br>**D3** 3.10 3.30 **E** 6.00 BSC<br>**E** 6.00 BSC **E2** 1.80 2.00<br>**E3** 1.43 1.63 **e** 0.50 BSC<br>**G2** 2.10 2.30<br>**G3** 2.30 2.50  $L$  0.30 0.50  $K$  0.20 **D3** 3.10 3.30<br>**D4** 1.70 1.90<br>**D5** 0.85 1.05  $\begin{array}{|c|c|c|c|}\n\hline\n1.70 & 1.90 \\
\hline\n0.85 & 1.05\n\end{array}$ 0.85 **E3** 1.43 1.63  $2.15$  $2.30 \mid 2.50$  $2.10$

"NCP3101"

**ON Semiconductor** and <sup>[1]</sup> are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should<br>Buyer purchase or use SCILLC products f associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal<br>Opportunity/Affirmative Action Employer. This

#### **PUBLICATION ORDERING INFORMATION**

#### **LITERATURE FULFILLMENT**:

 Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303-675-2175 or 800-344-3860 Toll Free USA/Canada **Fax**: 303-675-2176 or 800-344-3867 Toll Free USA/Canada **Email**: orderlit@onsemi.com

**N. American Technical Support**: 800-282-9855 Toll Free USA/Canada **Europe, Middle East and Africa Technical Support:**

 Phone: 421 33 790 2910 **Japan Customer Focus Center** Phone: 81-3-5773-3850

**ON Semiconductor Website**: **www.onsemi.com**

**Order Literature**: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative