# Mand 1001886 供应商

# Hex D Master-Slave Flip-Flop with Reset

The MC10186 contains six high–speed, master slave type "D" flip–flops. Clocking is common to all six flip–flops. Data is entered into the master when the clock is low. Master to slave data transfer takes place on the positive–going Clock transition. Thus, outputs may change only on a positive–going Clock transition. A change in the information present at the data (D) input will not affect the output information any other time due to the master–slave construction of this device. <u>A COMMON RESET IS INCLUDED IN THIS CIRCUIT.</u> RESET ONLY FUNCTIONS WHEN CLOCK IS LOW.

- $P_D = 460 \text{ mW typ/pkg}$  (No Load)
- $f_{toggle} = 150 \text{ MHz (typ)}$
- $t_r, t_f = 2.0 \text{ ns typ} (20\% 80\%)$





#### **ORDERING INFORMATION**

| Device    | Package | Shipping        |
|-----------|---------|-----------------|
| MC10186L  | CDIP-16 | 25 Units / Rail |
| MC10186P  | PDIP-16 | 25 Units / Rail |
| MC10186FN | PLCC-20 | 46 Units / Rail |

## ELECTRICAL CHARACTERISTICS

| Characteristic<br>Power Supply Drain Current<br>Input Current |                    | Pin –30°C +25°C |                  | •          | +85°C            |            |            |                  |            |     |
|---------------------------------------------------------------|--------------------|-----------------|------------------|------------|------------------|------------|------------|------------------|------------|-----|
| Power Supply Drain Current                                    | 0                  | Under           |                  |            | Min              | 1          | Mari       |                  |            |     |
|                                                               | Symbol             | Test            | Min              | Max        | Min              | Тур        | Max        | Min              | Max        | Uni |
| Input Current                                                 | I <sub>E</sub>     | 8               |                  | 121        |                  | 88         | 110        |                  | 121        | mAc |
|                                                               | I <sub>inH</sub>   | 5<br>9          |                  | 350<br>495 |                  |            | 220<br>310 |                  | 220<br>310 | μAd |
|                                                               |                    | 1               |                  | 920        |                  |            | 575        |                  | 575        |     |
|                                                               | l <sub>inL</sub>   | 5               | 0.5              |            | 0.5              |            |            | 0.3              |            | μAd |
| Output Voltage Logic 1                                        | V <sub>OH</sub>    | 2†              | -1.060           | -0.890     | -0.960           |            | -0.810     | -0.890           | -0.700     | Vdd |
|                                                               |                    | 15†             | -1.060           | -0.890     | -0.960           |            | -0.810     | -0.890           | -0.700     |     |
| Output Voltage Logic 0                                        | V <sub>OL</sub>    | 2†              | -1.890           | -1.675     | -1.850           |            | -1.650     | -1.825           | -1.615     | Vdd |
|                                                               |                    | 15†             | -1.890           | -1.675     | -1.850           |            | -1.650     | -1.825           | -1.615     |     |
| Threshold Voltage Logic 1                                     | V <sub>OHA</sub>   | 2†<br>15†       | -1.080<br>-1.080 |            | -0.980<br>-0.980 |            |            | -0.910<br>-0.910 |            | Vdo |
| Threshold Voltage Logic 0                                     | V <sub>OLA</sub>   | 2†              | 1.000            | -1.655     | 0.000            |            | -1.630     | 0.010            | -1.595     | Vdo |
| Theshold voltage Logic 0                                      | VOLA               | 2†<br>15†       |                  | -1.655     |                  |            | -1.630     |                  | -1.595     | vac |
| Switching Times (50Ω Load)                                    |                    |                 |                  |            |                  |            |            |                  |            | ns  |
| Propagation Delay                                             | t <sub>1+3-</sub>  | 3               | 1.6              | 4.6        | 1.6              | 2.5        | 4.5        | 1.6              | 5.0        |     |
|                                                               | t <sub>1+4-</sub>  | 4               | 1.6              | 4.6        | 1.6              | 2.5        | 4.5        | 1.6              | 5.0        |     |
|                                                               | t <sub>9+2+</sub>  | 2<br>2          | 1.6<br>1.6       | 4.6<br>4.6 | 1.6<br>1.6       | 3.5<br>3.5 | 4.5<br>4.5 | 1.6<br>1.6       | 5.0<br>5.0 |     |
| Rise Time (20 to 80%)                                         | t <sub>9+2-</sub>  | 2               | 1.0              | 4.0        | 1.0              | 1.8        | 4.0        | 1.1              | 4.4        |     |
| , , , , , , , , , , , , , , , , , , ,                         |                    |                 |                  | 4.1        |                  | 1.8        |            |                  |            |     |
| Fall Time (20 to 80%)                                         | -                  | 2               | 1.0              | 4.1        | 1.1              |            | 4.0        | 1.1              | 4.4        |     |
| Setup Time                                                    | t <sub>setup</sub> | 2               | 2.5              |            | 2.5              | 2.5        |            | 2.5              |            | ns  |
| Hold Time                                                     | t <sub>hold</sub>  | 2<br>2          | 1.5              |            | 1.5              | -1.5       |            | 1.5              |            | ns  |
| DEVICEN                                                       | 518                | co              |                  | ViH appea  |                  |            |            |                  |            |     |

#### ELECTRICAD CHARACTERISTICS (continued)

|                      |                                               |                                                                                    |                  |                    | TEST VOI           | TAGE VALU                    | IES (Volts)         |                  |                           |
|----------------------|-----------------------------------------------|------------------------------------------------------------------------------------|------------------|--------------------|--------------------|------------------------------|---------------------|------------------|---------------------------|
|                      |                                               | @ Test Te                                                                          | mperature        | V <sub>IHmax</sub> | V <sub>ILmin</sub> | V <sub>IHAmin</sub>          | V <sub>ILAmax</sub> | V <sub>EE</sub>  |                           |
|                      |                                               |                                                                                    | –30°C            | -0.890             | -1.890             | -1.205                       | -1.500              | -5.2             |                           |
|                      |                                               |                                                                                    | +25°C            | -0.810             | -1.850             | -1.105                       | -1.475              | -5.2             |                           |
|                      |                                               |                                                                                    | +85°C            | -0.700             | -1.825             | -1.035                       | -1.440              | -5.2             |                           |
|                      | Pin TEST VOLTAGE APPLIED TO PINS LISTED BELOW |                                                                                    |                  |                    |                    | BELOW                        |                     |                  |                           |
| Characteri           | stic                                          | Symbol                                                                             | Under<br>Test    | V <sub>IHmax</sub> | V <sub>ILmin</sub> | V <sub>IHAmin</sub>          | V <sub>ILAmax</sub> | V <sub>EE</sub>  | (V <sub>CC</sub> )<br>Gnd |
| Power Supply Drain C | Current                                       | Ι <sub>Ε</sub>                                                                     | 8                |                    |                    |                              |                     | 8                | 16                        |
| Input Current        |                                               | l <sub>inH</sub>                                                                   | 5<br>9<br>1      | 5<br>9<br>1        |                    |                              |                     | 8<br>8<br>8      | 16<br>16<br>16            |
|                      |                                               | I <sub>inL</sub>                                                                   | 5                |                    | 5                  |                              |                     | 8                | 16                        |
| Output Voltage       | Logic 1                                       | V <sub>OH</sub>                                                                    | 2†<br>15†        | 5<br>12            |                    |                              |                     | 8<br>8           | 16<br>16                  |
| Output Voltage       | Logic 0                                       | V <sub>OL</sub>                                                                    | 2†<br>15†        |                    | 5<br>12            |                              |                     | 8<br>8           | 16<br>16                  |
| Threshold Voltage    | Logic 1                                       | V <sub>OHA</sub>                                                                   | 2†<br>15†        |                    |                    | 5<br>12                      |                     | 8<br>8           | 16<br>16                  |
| Threshold Voltage    | Logic 0                                       | V <sub>OLA</sub>                                                                   | 2†<br>15†        |                    |                    |                              | 5<br>12             | 8<br>8           | 16<br>16                  |
| Switching Times      | (50 $\Omega$ Load)                            |                                                                                    |                  | +1.11Vdc           | +0.31V             | Pulse In                     | Pulse Out           | –3.2 V           | +2.0 V                    |
| Propagation Delay    |                                               | t <sub>1+3</sub> -<br>t <sub>1+4</sub> -<br>t <sub>9+2+</sub><br>t <sub>9+2-</sub> | 3<br>4<br>2<br>2 | 6<br>7             |                    | 1, 9<br>1, 9<br>5, 9<br>5, 9 | 3<br>4<br>2<br>2    | 8<br>8<br>8<br>8 | 16<br>16<br>16<br>16      |
| Rise Time            | (20 to 80%)                                   | t <sub>2+</sub>                                                                    | 2                |                    |                    | 5, 9                         | 2                   | 8                | 16                        |
| Fall Time            | (20 to 80%)                                   | t <sub>2-</sub>                                                                    | 2                |                    |                    | 5, 9                         | 2                   | 8                | 16                        |
| Setup Time           |                                               | t <sub>setup</sub>                                                                 | 2                |                    |                    | 5, 9                         | 2                   | 8                | 16                        |
| Hold Time            |                                               | t <sub>hold</sub>                                                                  | 2                |                    |                    | 5, 9                         | 2                   | 8                | 16                        |
| Toggle Frequency (Ma | ax)                                           | f <sub>tog</sub>                                                                   | 2                |                    |                    |                              |                     | 8                | 16                        |

 $\ddagger$  Output level to be measured after clock pulse. VII appears at clock input (Pin 9).

Each MECL 10,000 series circuit has been designed to meet the dc specifications shown in the test table, after thermal equilibium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 linear fpm is maintained. Outputs are terminated through a 50-ohm resistor to -2.0 volts. Test procedures are shown for only one gate. The other gates are tested in the same manner.

### 查询"MC10186L"供应商

#### PACKAGE DIMENSIONS

PLCC-20 FN SUFFIX PLASTIC PLCC PACKAGE CASE 775-02 ISSUE C



# 查询"MC10186L"供应商

#### PACKAGE DIMENSIONS



DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
CONTROLLING DIMENSION: INCH.
DIMENSION L TO CENTER OF LEAD WHEN FOOMED DRAWLES

DIMENSION LTO CENTER OF LEAD WHEN FORMED PARALLEL.
DIMENSION F MAY NARROW TO 0.76 (0.030) WHERE THE LEAD ENTERS THE CERAMIC BODY.

|     | INC       | HES   | MILLIMETERS |       |  |
|-----|-----------|-------|-------------|-------|--|
| DIM | MIN       | MAX   | MIN         | MAX   |  |
| Α   | 0.750     | 0.785 | 19.05       | 19.93 |  |
| В   | 0.240     | 0.295 | 6.10        | 7.49  |  |
| С   |           | 0.200 |             | 5.08  |  |
| D   | 0.015     | 0.020 | 0.39        | 0.50  |  |
| Е   | 0.050 BSC |       | 1.27 BSC    |       |  |
| F   | 0.055     | 0.065 | 1.40        | 1.65  |  |
| G   | 0.100 BSC |       | 2.54 BSC    |       |  |
| Н   | 0.008     | 0.015 | 0.21        | 0.38  |  |
| κ   | 0.125     | 0.170 | 3.18        | 4.31  |  |
| Г   | 0.300 BSC |       | 7.62 BSC    |       |  |
| Μ   | 0 °       | 15 °  | 0 °         | 15°   |  |
| Ν   | 0.020     | 0.040 | 0.51        | 1.01  |  |



PDIP-16 **P SUFFIX** PLASTIC DIP PACKAGE CASE 648-08 ISSUE R

NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL.

|     | INC   | HES       | MILLIMETERS |       |  |  |
|-----|-------|-----------|-------------|-------|--|--|
| DIM | MIN   | MAX       | MIN         | MAX   |  |  |
| Α   | 0.740 | 0.770     | 18.80       | 19.55 |  |  |
| В   | 0.250 | 0.270     | 6.35        | 6.85  |  |  |
| C   | 0.145 | 0.175     | 3.69        | 4.44  |  |  |
| D   | 0.015 | 0.021     | 0.39        | 0.53  |  |  |
| F   | 0.040 | 0.70      | 1.02        | 1.77  |  |  |
| G   | 0.100 | BSC       | 2.54        | BSC   |  |  |
| Н   | 0.050 | 0.050 BSC |             | BSC   |  |  |
| J   | 0.008 | 0.015     | 0.21        | 0.38  |  |  |
| K   | 0.110 | 0.130     | 2.80        | 3.30  |  |  |
| L   | 0.295 | 0.305     | 7.50        | 7.74  |  |  |
| Μ   | 0 °   | 10 °      | 0 °         | 10 °  |  |  |
| S   | 0.020 | 0.040     | 0.51        | 1.01  |  |  |

**图 @ t@ S**10186L"供应商

DEWICE NOT RECOMMENDED FOR MENDESIGN

**图 @ t@ S**10186L"供应商

DEWICE NOT RECOMMENDED FOR MENDESIGN

and <sup>on</sup> are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes to any products herein, SCILC makes no warranty, representation or guarantee regarding the subliship of its products for any particular 21LC assume any liability ansign out of the apolicitation or use of any vorduct or circuit, and specifically disclaims any and all liability.

**ON Semiconductor** and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights or the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### PUBLICATION ORDERING INFORMATION

#### Literature Fulfillment:

Literature Distribution Center for ON Semiconductor

P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 Phone: 81–3–5740–2700 Email: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local Sales Representative.