# HD74LS194A • 4-bit Bidirectional Universal Shift Registers

查询"HD74LS194"供应商 This bidirectional shift register is designed to incorporate virtually all of the features a system designer may want in a shift register. The circuit contains 46 equivalent gates and features parallel inputs, parallel outputs, right-shift and leftshift serial inputs. Operating-mode-control inputs, and a direct overriding clear line. The register has four distinct modes of operation, namely:

Parallel (broadside) load

Shift right (in the direction QA toward QD)

Shift left (in direction QD toward QA)

Inhibit clock (do nothing)

Synchronous parallel loading is accomplished by applying the four bits of data and taking both mode control inputs, SO and S1, high. The data are loaded into the associated flipflops and appear at the outputs after the positive transition of the clock input. During loading, serial data flow is inhibited. Shift right is accomplished synchronously with the rising edge of the clock pulse when SO is high and S1 is low. Serial data for this mode is entered at the shift-right data input. When SO is low and S1 is high, data shifts left synchronously and new data is entered at the shift-left serial input.

Clocking of the flip-flop is inhibited when both mode control inputs are low.

#### ■PIN ARRANGEMENT



#### **■BLOCK DIAGRAM**



### **■COUNT SEQUENCE**



#### FUNCTION TABLE

| Inputs |    |                |       |        |       |   |          | Outputs |   |                 |                |                |                  |
|--------|----|----------------|-------|--------|-------|---|----------|---------|---|-----------------|----------------|----------------|------------------|
|        | MO | MODE           |       | SERIAL |       |   | PARALLEL |         |   |                 | Qe             | Qc             | QD               |
| CLEAR  | Sı | S <sub>0</sub> | CLOCK | LEFT   | RIGHT | A | В        | С       | D | Q۸              | 48             | eg C           | ΑξΩ              |
| L      | ×  | ×              | ×     | ×      | ×     | × | ×        | ×       | × | L               | L              | L              | L                |
| Н      | ×  | ×              | L     | ×      | ×     | × | ×        | ×       | × | QAO             | Qво            | Qco            | Qno              |
| н      | Н  | Н              | 1     | ×      | ×     | a | ь        | c       | d | a               | ь              | c              | d                |
| н      | L  | Н              | Ť     | ×      | Н     | × | ×        | ×       | × | Н               | QAn            | Q <sub>B</sub> | Qc               |
| Н      | L  | Н              | † †   | ×      | L     | × | ×        | ×       | × | L               | QAn            | QBn            | Q <sub>C</sub>   |
| н      | Н  | L              | 1     | Н      | ×     | × | ×        | ×       | × | QBn             | Qcn            | Q <sub>D</sub> | Н                |
| Н      | Н  | L              | 1     | L      | ×     | × | ×        | ×       | × | Q <sub>Bn</sub> | Qc.            | QDn            | L                |
| Н.     | L. | L.             | ×     | ×      | ×     | × | ×        | ×       | × | Q <sub>A</sub>  | Q <sub>B</sub> | Q <sub>C</sub> | Q <sub>D</sub> , |

Notes) 1. H; high level, L; low level, X; irrelevant

†; transition from low to high level

3. 4; transition from high to low level

4. a~d; the level of steady-state input at inputs A,B,C, or D, respectively

5. QA0~QD0; the level of QA, QB, QC, or QD, respectively, before the indicated steady-state input conditions were established.

 Q<sub>An</sub>~Q<sub>Dn</sub>; the level of Q<sub>A</sub>, Q<sub>B</sub>, Q<sub>C</sub>, or Q<sub>D</sub>, respectively, before the most-recent t transition of the clock.

### BRECOMMENDED OF CHATTING CONDITIONS

|                      | Item             | Symbol | min | typ | max | Unit |
|----------------------|------------------|--------|-----|-----|-----|------|
| Clock frequency      |                  | felock | 0   |     | 25  | MHz  |
| Clock pulse width    | lu(CK)           | 20     | -   | _   | ns  |      |
| Clear pulse width    | Im(CLR)          | 20     | _   |     | ns  |      |
|                      | Mode Control     |        | 30  | _   | _   | ns   |
| Setup time           | A, B, C, D, R, L | tou    | 20  |     | _   | ns   |
| CLR (inactive state) |                  | 1      | 25  | -   |     | ns   |
| Hold time            |                  | th     | 0   | -   |     | ns   |

#### **ELECTRICAL CHARACTERISTICS** ( $T_a = -20 \sim +75^{\circ}C$ )

| Item                         | Symbol      | Test Condition                                                       | ns              | min | typ* | max  | Unit |
|------------------------------|-------------|----------------------------------------------------------------------|-----------------|-----|------|------|------|
| Innut unland                 | ViH         |                                                                      |                 | 2.0 |      | -    | v    |
| Input voltage                | $V_{IL}$    |                                                                      |                 | -   | _    | 0.8  | V    |
|                              | Voн         | $V_{CC} = 4.75 \text{V}, V_{IH} = 2 \text{V}, V_{IL} = 0.8 \text{V}$ | , Ion = -400μ A | 2.7 | -    | -    | V    |
| Output voltage               | Vol         | $V_{CC} = 4.75 \text{ V},  V_{IH} = 2 \text{ V},$                    | Iot = 4mA       | _   |      | 0.4  | V    |
|                              |             | $V_{IL}=0.8V$                                                        | IoL = 8mA       | -   |      | 0.5  |      |
|                              | Iгн         | $V_{CC} = 5.25 \text{V},  V_{I} = 2.7 \text{V}$                      |                 | _   | _    | 20   | μА   |
| Input current                | IIL         | $V_{CC} = 5.25 \text{V},  V_I = 0.4 \text{V}$                        |                 | _   | _    | -0.4 | m A  |
|                              | Iı          | $V_{CC} = 5.25 \text{V},  V_I = 7 \text{V}$                          |                 | -   | -    | 0.1  | m A  |
| Short-circuit output current | Ios         | $V_{CC} = 5.25 \text{V}$                                             |                 | -20 | _    | -100 | mA   |
| Supply current**             | <b>I</b> cc | $V_{CC}=5.25V$                                                       |                 | _   | 15   | 23   | mA   |
| Input clamp voltage          | Vik         | $V_{CC} = 4.75 \text{V}, I_{IN} = -18 \text{m/s}$                    | ١               |     |      | -1.5 | v    |

<sup>\*</sup> V<sub>CC</sub>=5V, Ta=25°C

#### **ESWITCHING CHARACTERISTICS** ( $V_{CC}$ =5V, $T_a$ =25°C)

| Item                    | Symbol       | Inputs | Outputs | Test Conditions   | min | typ | max | Unit |
|-------------------------|--------------|--------|---------|-------------------|-----|-----|-----|------|
| Maximum clock frequency | fmax         |        |         |                   | 25  | 36  | _   | MHz  |
|                         | <b>t</b> PHL | Clear  |         | $C_L = 15 pF$     | -   | 19  | 30  | ns   |
| Propagation delay time  | <i>tpl</i> H | Clock  | Q       | $R_L = 2k \Omega$ | -   | 14  | 22  | ns   |
|                         | tphl         | Clock  |         |                   | -   | 17  | 26  | ns   |

<sup>\*\*</sup> With all outputs open, inputs A through D grounded, and 4.5V applied to S<sub>0</sub>, S<sub>1</sub>, clear, and the serial inputs, I<sub>CC</sub> is tested with a momentary GND, then 4.5V, applied to clock.

#### 查询"HD74L\$194"供应商 ■TE<del>STING METHOD</del>

#### 1) Test Circuit



Notes) 1.  $C_L$  includes probe and jig capacitance. 2. All diodes are 1S2074 H.

#### 2) Testing Table

|             |                      |      | Inputs |      |    |      |      |      |      |      |      | Outputs |     |     |     |
|-------------|----------------------|------|--------|------|----|------|------|------|------|------|------|---------|-----|-----|-----|
| Item From i | From input to output | CLR  | Sı     | So   | CK | L    | R    | A    | В    | C    | D    | QA      | Qв  | Qc  | Qυ  |
|             | right-shift          | 4.5V | 4.5V   | GND  | IN | 4.5V | IN   | GND  | GND  | GND  | GND  | OUT     | OUT | OUT | OUT |
| fmex        | left-shift           | 4.5V | GND    | 4.5V | IN | IN   | 4.5V | GND  | GND  | GND  | GND  | OUT     | TUO | OUT | OUT |
|             | Clear→Q              | IN   | 4.5V   | 4.5V | IN | GND  | GND  | 4.5V | 4.5V | 4.5V | 4.5V | OUT     | OUT | OUT | OUT |
| tPHL        |                      | 4.5V | 4.5V   | GND  | IN | 4.5V | IN   | GND  | GND  | GND  | GND  | OUT     | OUT | OUT | OUT |
| tPLH        | Clock→Q              | 4.5V | 4.5V   | GND  | IN | IN   | 4.5V | GND  | GND  | GND  | GND  | OUT     | OUT | OUT | OUT |

#### Waveform-1 (f<sub>max</sub>, CK-→Q)



Notes) 1. Right-shift is measured with  $Q_A$  at  $t_{n+1}$ ,  $Q_B$  at  $t_{n+2}$ ,  $Q_C$  at  $t_{n+3}$ , and  $Q_D$  at  $t_{n+4}$ . Left-shift is measured with  $Q_A$  at  $t_{n+4}$ ,  $Q_B$  at  $t_{n+3}$ ,  $Q_C$  at  $t_{n+2}$ , and  $Q_D$  at  $t_{n+1}$ .

#### Waveform-2 (Clear→Q)



Input pulse:  $t_{TLH} \leq 15 \text{ ns}$ ,  $t_{THL} \leq 6 \text{ ns}$ 



EIAJ

Weight (reference value) 1.07 g

Conforms

## 查询"HD74LS194"供应商







| Hitachi Code             | FP-16DA  |
|--------------------------|----------|
| JEDEC                    | _        |
| EIAJ                     | Conforms |
| Weight (reference value) | 0.24 g   |

## 查询"HD74LS194"供应商

Unit: mm





| Hitachi Code             | FP-16DN  |
|--------------------------|----------|
| JEDEC                    | Conforms |
| EIAJ                     | Conforms |
| Weight (reference value) | 0.15 g   |

# 查询"AD74LS194"供应商

- 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document.
- 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use.
- 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support.
- 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as failsafes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product.
- 5. This product is not designed to be radiation resistant.
- 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi.
- 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products.

# IITACH

Semiconductor & Integrated Circuits.

Nippon Bldg., 2-6-2, Ŏhte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109

**URL NorthAmerica** http:semiconductor.hitachi.com/ http://www.hitachi-eu.com/hel/ecg Europe

Asia (Singapore) Asia (Taiwan) Asia (HongKong) http://www.has.hitachi.com.sg/grp3/sicd/index.htm http://www.hitachi.com.tw/E/Product/SICD\_Frame.htm http://www.hitachi.com.hk/eng/bo/grp3/index.htm

Japan http://www.hitachi.co.jp/Sicd/indx.htm

#### For further information write to:

Hitachi Semiconductor (America) Inc. 179 East Tasman Drive, San Jose, CA 95134 Tel: <1> (408) 433-1990 Fax: <1>(408) 433-0223 Hitachi Europe GmbH Electronic components Group Dornacher Stra§e 3 D-85622 Feldkirchen, Munich Germany

Tel: <49> (89) 9 9180-0 Fax: <49> (89) 9 29 30 00

Hitachi Europe Ltd. Electronic Components Group. Whitebrook Park Lower Cookham Road Maidenhead

Berkshire SL6 8YA, United Kingdom Tel: <44> (1628) 585000

Fax: <44> (1628) 778322

Hitachi Asia Pte I td 16 Collyer Quay #20-00 Hitachi Tower Singapore 049318 Tel: 535-2100 Fax: 535-1533

Hitachi Asia Ltd. Taipei Branch Office 3F, Hung Kuo Building. No.167 Tun-Hwa North Road, Taipei (105) Tel: <886> (2) 2718-3666

Fax: <886> (2) 2718-8180

Hitachi Asia (Hong Kong) Ltd. Group III (Electronic Components) 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Tsim Sha Tsu Kowloon, Hong Kong

Tel: <852> (2) 735 9218 Fax: <852> (2) 730 0281 Telex: 40815 HITEC HX

Copyright ' Hitachi, Ltd., 1999. All rights reserved. Printed in Japan.