

### SN65LVEP11

SLLS930A-NOVEMBER 2008-REVISED DECEMBER 2008

## 2.5 V/3.3 V PECL/ECL 1:2 Fanout Buffer

### FEATURES

www.ti.com

- 1:2 PECL/ECL Fanout Buffer
- Operating Range
  - PECL:  $V_{CC}$  = 2.375 V to 3.8V With  $V_{EE}$  = 0 V
  - NECL:  $V_{CC} = 0$  V With  $V_{EE} = -2.375$ V to -3.8 V
- Open Input Default State
- Support for Clock Frequencies > 3.0 GHz
- 240 ps Typical Propagation Delay
- Deterministic Output Value for Open Input
  Conditions
- Q Output Will Default Low When Input Open or at V<sub>EE</sub>
- Built-in Temperature Compensation
- Drop in Compatible to MC10LVEP11, MC100LVEP11
- LVDS Input Compatible

### DESCRIPTION

The SN65LVEP11 is a differential 1:2 PECL/ECL fanout buffer. The device includes circuitry to maintain known logic levels when the inputs are in an open condition. Single-ended clock input operation is limited to  $V_{CC} \ge 3$  V in PECL mode, or  $V_{EE} \le 3$  V in NECL mode. The device is housed in an industry-standard SOIC-8 package and is also available in TSSOP-8 package option.

### PINOUT ASSIGNMENT



### Table 1. PIN DESCRIPTION

| PIN                                        | FUNCTION             |
|--------------------------------------------|----------------------|
| D, D                                       | PECL/ECL data inputs |
| $Q_0, \overline{Q}_0, Q_1, \overline{Q}_1$ | PECL/ECL outputs     |
| V <sub>CC</sub>                            | Positive supply      |
| V <sub>EE</sub>                            | Negative supply      |



| PART NUMBER   | PART MARKING | PACKAGE    | LEAD FINISH |
|---------------|--------------|------------|-------------|
| SN65LVEP11D   | SN65LVEP11   | SOIC       | NiPdAu      |
| SN65LVEP11DGK | SN65LVEP11   | SOIC-TSSOP | NiPdAu      |

(1) Leaded device option not initially available; contact TI sales representative for further information.



df.dzsc.com

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# SLES CALL STREET STATE S

www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER                                   | CONDITION                      | VALUE      | UNIT |
|---------------------------------------------|--------------------------------|------------|------|
| Absolute PECL mode supply voltage VCC       | V <sub>EE</sub> = 0 V          | 6          | V    |
| Absolute NECL mode supply voltage, $V_{EE}$ | $V_{CC} = 0 V$                 | -6         | V    |
| PECL mode input voltage                     | $V_{EE} = 0 V; V_I \le V_{CC}$ | 6          | V    |
| NECL mode input voltage                     | $V_{CC} = 0 V; V_I \ge V_{EE}$ | -6         | V    |
| Output ourrent                              | Continuous                     | 50         | mA   |
| Output current                              | Surge                          | 100        | mA   |
| Operating temperature range                 |                                | -40 to 85  | °C   |
| Storage temperature range                   |                                | -65 to 150 | °C   |

### POWER DISSIPATION RATINGS

| PACKAGE    | CIRCUIT BOARD<br>MODEL | POWER RATING<br>T <sub>A</sub> < 25°C (mW) | THERMAL RESISTANCE,<br>JUNCTION TO AMBIENT<br>NO AIRFLOW | DERATING FACTOR<br>T <sub>A</sub> > 25°C<br>(mW/°C) | POWER RATING<br>T <sub>A</sub> = 85°C<br>(mW) |
|------------|------------------------|--------------------------------------------|----------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------|
| 2010       | Low-K                  | 719                                        | 139                                                      | 7                                                   | 288                                           |
| 5010       | SOIC High-K 840        |                                            | 119                                                      | 8                                                   | 336                                           |
| SOIC-TSSOP | Low-K                  | 469                                        | 213                                                      | 5                                                   | 188                                           |
| 3010-1330P | High-K                 | 527                                        | 189                                                      | 5                                                   | 211                                           |

### **THERMAL CHARACTERISTICS**

|               | PARAMETER                            | PACKAGE    | VALUE | UNIT |
|---------------|--------------------------------------|------------|-------|------|
| 0             | Junction-to Board Thermal Resistance | SOIC       | 79    | °C/W |
| $\theta_{JB}$ |                                      | SOIC-TSSOP | 120   |      |
| 0             | lunction to Copp. Thermal Desistance | SOIC       | 98    | °C/W |
| θJC           | Junction-to Case Thermal Resistance  | SOIC-TSSOP | 74    |      |

### **KEY ATTRIBUTES**

| CHARACTERISTICS                                     | VALUE                 |
|-----------------------------------------------------|-----------------------|
| Internal input pull down resistor                   | 75 kΩ                 |
| Internal input pull up resistor                     | 37.5 kΩ               |
| Moisture sensitivity level                          | Level 1               |
| Flammability rating (Oxygen Index: 28 to 34)        | UL 94 V-0 at 0.125 in |
| ESD-HBM                                             | 4 kV                  |
| ESD-machine model                                   | 200 V                 |
| ESD-charged device model                            | 2 kV                  |
| Meets or exceeds JEDEC Spec EIA/JESD78 latchup test |                       |

SLLS930A-NOVEMBER 2008-REVISED DECEMBER 2008

### <u>\*營销驾№65LVEP11"供应商</u>

# PECL DC CHARACTERISTICS<sup>(1)</sup> ( $V_{CC} = 2.5 \text{ V}$ ; $V_{EE} = 0.0 \text{ V}$ )<sup>(2)</sup>

|                 |                                                                    |      | –40°C |      |      | 25°C |      |      | 85°C |      |      |
|-----------------|--------------------------------------------------------------------|------|-------|------|------|------|------|------|------|------|------|
|                 | PARAMETER                                                          | MIN  | TYP   | MAX  | MIN  | TYP  | MAX  | MIN  | TYP  | MAX  | UNIT |
| I <sub>CC</sub> | Power supply current                                               |      | 28    | 45   |      | 31   | 45   |      | 35   | 45   | mA   |
| V <sub>OH</sub> | Output HIGH voltage <sup>(3)</sup>                                 | 1355 |       | 1605 | 1355 | 1425 | 1605 | 1335 |      | 1605 | mV   |
| V <sub>OL</sub> | Output LOW voltage <sup>(3)</sup>                                  | 555  |       | 900  | 555  | 759  | 900  | 555  |      | 900  | mV   |
| V <sub>IH</sub> | Input high voltage (Single-Ended)                                  | 1335 |       | 1620 | 1335 |      | 1620 | 1335 |      | 1620 | mV   |
| V <sub>IL</sub> | Input low voltage (Single-Ended)                                   | 555  |       | 900  | 555  |      | 900  | 555  |      | 900  | mV   |
| VIHCMR          | Input HIGH voltage common mode range (Differential) <sup>(4)</sup> | 1.2  |       | 2.5  | 1.2  |      | 2.5  | 1.2  |      | 2.5  | V    |
| I <sub>IH</sub> | Input HIGH current                                                 |      |       | 150  |      |      | 150  |      |      | 150  | μΑ   |
| IIL             | Input LOW current (D)                                              | 0.5  |       |      | 0.5  |      |      | 0.5  |      |      | ۸    |
|                 | nput LOW current (–D)                                              | -150 |       |      | -150 |      |      | -150 |      |      | μA   |

(1) The device will meet the specifications after the thermal balance has been established when mounted in a socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are assured only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

(3)

Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.125 V to – 1.3 V. All loading with 50  $\Omega$  to V<sub>CC</sub> –2 V. V<sub>IHCMR min</sub> varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR max</sub> varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Single ended input clock pin operation is limited to V<sub>CC</sub> ≥ 3.0 V in PECL mode. (4)

### PECL DC CHARACTERISTICS<sup>(1)</sup> ( $V_{cc} = 3.3 \text{ V}$ ; $V_{EE} = 0.0 \text{ V}$ )<sup>(2)</sup>

|                 | PARAMETER                                                          |      | –40°C |      |      | 25°C |      |      | 85°C |      |      |
|-----------------|--------------------------------------------------------------------|------|-------|------|------|------|------|------|------|------|------|
|                 | PARAMETER                                                          | MIN  | TYP   | MAX  | MIN  | TYP  | MAX  | MIN  | TYP  | MAX  | UNIT |
| I <sub>CC</sub> | Power supply current                                               |      | 28    | 45   |      | 32   | 45   |      | 36   | 45   | mA   |
| V <sub>OH</sub> | Output HIGH voltage <sup>(3)</sup>                                 | 2155 |       | 2405 | 2155 | 2221 | 2405 | 2155 |      | 2405 | mV   |
| V <sub>OL</sub> | Output LOW voltage <sup>(3)</sup>                                  | 1355 |       | 1700 | 1355 | 1543 | 1700 | 1355 |      | 1700 | mV   |
| V <sub>IH</sub> | Input high voltage (Single-Ended) <sup>(4)</sup>                   | 2135 |       | 2420 | 2135 |      | 2420 | 2135 |      | 2420 | mV   |
| V <sub>IL</sub> | Input low voltage (Single-Ended) <sup>(4)</sup>                    | 1355 |       | 1700 | 1355 |      | 1700 | 1355 |      | 1700 | mV   |
| VIHCMR          | Input HIGH voltage common mode range (Differential) <sup>(5)</sup> | 1.2  |       | 3.3  | 1.2  |      | 3.3  | 1.2  |      | 3.3  | V    |
| I <sub>IH</sub> | Input HIGH current                                                 |      |       | 150  |      |      | 150  |      |      | 150  | μA   |
| IIL             | Input LOW current (D)                                              | 0.5  |       |      | 0.5  |      |      | 0.5  |      |      | ۵    |
|                 | nput LOW current (-D)                                              | -150 |       |      | -150 |      |      | -150 |      |      | μA   |

(1) The device will meet the specifications after the thermal balance has been established when mounted in a socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are specified only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously

Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.925 V to -0.5 V.

(3)All loading with 50  $\Omega$  to V<sub>CC</sub> – 2 V.

Single Ended input clock pin operation is limited to  $VCC \ge 3 V$  in PECL mode. (4)

(5) VIHCMR min varies 1:1 with VEE, VIHCMR max varies 1:1 with VCC. The VIHCMR range is referenced to the most positive side of the differential input signal.

# SLESS CONSTRUCTION OF THE SECTION OF

## NECL DC CHARACTERISTICS<sup>(1)</sup> ( $V_{CC} = 0.0 \text{ V}$ ; $V_{EE} = -3.8 \text{V}$ to -2.375 V)<sup>(2)</sup>

|                        | DADAMETED                                                          |                      | –40°C                |       |                      | 25°C                 |       |                      | 85°C                 |       |      |
|------------------------|--------------------------------------------------------------------|----------------------|----------------------|-------|----------------------|----------------------|-------|----------------------|----------------------|-------|------|
|                        | PARAMETER                                                          | MIN                  | TYP                  | MAX   | MIN                  | TYP                  | MAX   | MIN                  | TYP                  | MAX   | UNIT |
| I <sub>CC</sub>        | Power supply current                                               |                      | 28                   | 45    |                      | 32                   | 45    |                      | 36                   | 45    | mA   |
| V <sub>OH</sub>        | Output HIGH voltage <sup>(3)</sup>                                 | -1145                |                      | -895  | -1145                | -1065                | -895  | -1145                |                      | -895  | mV   |
| V <sub>OL</sub>        | Output LOW voltage <sup>(3)</sup>                                  | -1945                |                      | -1600 | -1945                | -1777                | -1600 | -1945                |                      | -1600 | mV   |
| V <sub>IH</sub>        | Input high voltage<br>(Single-Ended) <sup>(4)</sup>                | -1165                |                      | -880  | -1165                |                      | -880  | -1165                |                      | -880  | mV   |
| V <sub>IL</sub>        | Input low voltage<br>(Single-Ended) <sup>(4)</sup>                 | -1945                |                      | -1600 | -1945                |                      | -1600 | -1945                |                      | -1600 | mV   |
| V <sub>IHCM</sub><br>R | Input HIGH voltage common mode range (Differential) <sup>(5)</sup> | V <sub>EE</sub> +1.2 | V <sub>EE</sub> +1.2 | 0.0   | V <sub>EE</sub> +1.2 | V <sub>EE</sub> +1.2 | 0.0   | V <sub>EE</sub> +1.2 | V <sub>EE</sub> +1.2 | 0.0   | V    |
| I <sub>IH</sub>        | Input HIGH current                                                 |                      |                      | 150   |                      |                      | 150   |                      |                      | 150   | μΑ   |
| IIL                    | Input LOW current (D)                                              | 0.5                  |                      |       | 0.5                  |                      |       | 0.5                  |                      |       |      |
|                        | nput LOW current (-D)                                              | -150                 |                      |       | -150                 |                      |       | -150                 |                      |       | μA   |

(1) The device will meet the specifications after thermal balance has been established when mounted in a socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are assured only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously

Input and output parameters vary 1:1 with V<sub>CC</sub>.

(3)

(4)

All loading with 50  $\Omega$  to V<sub>CC</sub> – 2 V. Single Ended input clock pin operation is limited to VCC ≤ –3 V in NECL mode. V<sub>IHCMR min</sub> varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR max</sub> varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. (5)

# AC CHARACTERISTICS<sup>(1)</sup> ( $V_{cc}$ = 2.375 V to 3.8 V; $V_{EE}$ = 0.0 V or $V_{cc}$ = 0.0 V; $V_{EE}$ = -3.8 V to -2.375 V<sup>(2)</sup>

|                                    | PARAMETER                                             |     | –40°C |      |     | 25°C |      | 85°C |     |      | UNIT |
|------------------------------------|-------------------------------------------------------|-----|-------|------|-----|------|------|------|-----|------|------|
|                                    |                                                       | MIN | TYP   | MAX  | MIN | TYP  | MAX  | MIN  | TYP | MAX  | UNIT |
| f <sub>MAX</sub>                   | Max switching frequency <sup>(3)</sup> (see Figure 6) |     | 3.8   |      |     | 3.5  |      |      | 3.1 |      | GHz  |
| t <sub>PLH</sub> /t <sub>PHL</sub> | Propagation delay to output differential (CLK, Q, –Q) | 200 |       | 300  | 200 |      | 300  | 200  |     | 300  | ps   |
| t <sub>SKEW</sub>                  | Device skew ( Q, -Q)                                  |     | 8     |      |     | 8    | 15   |      | 8   | 15   | ps   |
|                                    | Device to Device Skew (Q, -Q) (4)                     |     |       | 25   |     |      | 25   |      |     | 25   |      |
| t <sub>JITTER</sub>                | Random clock jitter (RMS) ≤ 1.0 GHz                   |     |       | 0.3  |     |      | 0.3  |      |     | 0.3  | ps   |
|                                    | Random Clock Jitter (RMS) ≤ 1.5 GHz                   |     |       | 0.2  |     |      | 0.2  |      |     | 0.2  |      |
|                                    | Random Clock Jitter (RMS) ≤ 2.0 GHz                   |     |       | 0.2  |     |      | 0.2  |      |     | 0.2  |      |
|                                    | Random Clock Jitter (RMS) ≤ 2.5 GHz                   |     |       | 0.2  |     |      | 0.2  |      |     | 0.2  |      |
|                                    | Random Clock Jitter (RMS) ≤ 3.0 GHz                   |     |       | 0.2  |     |      | 0.2  |      |     | 0.2  |      |
| V <sub>PP</sub>                    | Input swing Differential Config.                      | 150 | 800   | 1200 | 150 |      | 1200 | 150  |     | 1200 | mV   |
| t <sub>r</sub> /t <sub>f</sub>     | Output rise/fall times Q, -Q (20%-80%)                | 100 |       | 200  | 100 |      | 200  | 100  |     | 200  | ps   |

The device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit (1) board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are assured only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

Measured using a 750 mV source, 50% duty cycle clock source. All loading with 50  $\Omega$  to V<sub>CC</sub> –2 V. (2)

(3)The maximum switching frequency measured at the output amplitude of 300 mVpp.

(4) Skew is measured between outputs under identical transitions

4

www.ti.com



SLLS930A-NOVEMBER 2008-REVISED DECEMBER 2008

### <u>₩豐精等N65LVEP11"供应商</u>

#### **Typical Termination for Output Driver**



Figure 1. Typical Termination for Output Driver



Figure 4. Output Rise and Fall Times

SLEG 2004 - REVISE BECEMBER 2008



www.ti.com



Device Skew = Higher [(t<sub>PLH1</sub> - t<sub>PLH0</sub>), (t<sub>PHL1</sub> - t<sub>PHL0</sub>)]

Figure 5. Device Skew



Figure 6. Output Amplitude vs Frequency

2-Jan-2009

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|------------------------------|
| SN65LVEP11D      | ACTIVE                | SOIC            | D                  | 8    | 75             | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65LVEP11DGK    | ACTIVE                | MSOP            | DGK                | 8    | 80             | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65LVEP11DGKR   | ACTIVE                | MSOP            | DGK                | 8    | 2500           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65LVEP11DR     | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

◆ Texas INSTRUMENTS 查询"SN65LVEP11"供应商

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN65LVEP11DGKR              | MSOP            | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| SN65LVEP11DR                | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



### PACKAGE MATERIALS INFORMATION

20-Jul-2010



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65LVEP11DGKR | MSOP         | DGK             | 8    | 2500 | 346.0       | 346.0      | 29.0        |
| SN65LVEP11DR   | SOIC         | D               | 8    | 2500 | 346.0       | 346.0      | 29.0        |

DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

### 查询"SN65LVEP11"供应商

### D (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.
- Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.
- E. Reference JEDEC MS-012 variation AA.



### LAND PATTERN DATA

### 查询"SN65LVEP11"供应商



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### 查询"SN65LVEP11"供应商

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                  |                                   |
|-----------------------------|------------------------|-------------------------------|-----------------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio                         | www.ti.com/audio                  |
| Data Converters             | dataconverter.ti.com   | Automotive                    | www.ti.com/automotive             |
| DLP® Products               | www.dlp.com            | Communications and<br>Telecom | www.ti.com/communications         |
| DSP                         | dsp.ti.com             | Computers and<br>Peripherals  | www.ti.com/computers              |
| Clocks and Timers           | www.ti.com/clocks      | Consumer Electronics          | www.ti.com/consumer-apps          |
| Interface                   | interface.ti.com       | Energy                        | www.ti.com/energy                 |
| Logic                       | logic.ti.com           | Industrial                    | www.ti.com/industrial             |
| Power Mgmt                  | power.ti.com           | Medical                       | www.ti.com/medical                |
| Microcontrollers            | microcontroller.ti.com | Security                      | www.ti.com/security               |
| RFID                        | www.ti-rfid.com        | Space, Avionics & Defense     | www.ti.com/space-avionics-defense |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video and Imaging             | www.ti.com/video                  |
|                             |                        | Wireless                      | www.ti.com/wireless-apps          |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated