## L4979D L4979MD ### LOW DROP VOLTAGE REGULATOR #### **FEATURES** - OPERATING DC SUPPLY VOLTAGE RANGE 5.6V TO 31V - LOW QUIESCENT CURRENT (6μA Typ. @ 25°C with Enable Low) - HIGH PRECISION OUTPUT VOLTAGE (2%) - LOW DROPOUT VOLTAGE LESS THAN 0.5V - RESET CIRCUIT SENSING THE OUTPUT **VOLTAGE DOWN TO 1V** - PROGRAMMABLE RESET PULSE DELAY WITH EXTERNAL CAPACITOR - WATCHDOG - PROGRAMMABLE WATCHDOG TIMER WITH **EXTERNAL CAPACITOR** - THERMAL SHUTDOWN AND SHORT CIRCUIT PROTECTION - AUTOMOTIVE TEMPERATURE RANGE $(Tj = -40^{\circ}C TO 150^{\circ}C)$ - ENABLE INPUT FOR ENABLING/DISABLING THE VOLTAGE REGULATOR OUTPUT Figure 1. Packages **Table 1. Order Codes** | Part Number | Package | |--------------|----------------------| | L4979D | SO-8 | | L4979MD | SO-20 | | L4979D013TR | SO-8 in Tape & Reel | | L4979MD013TR | SO-20 in Tape & Reel | Figure 2. Block Diagram Rev. 6 February 2006 1/10 **Table 2. Pin Function** | SO8<br>N° | SO20<br>N° | Pin<br>Name | Function | | |-----------|-------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------|--| | 1 | 1 | En | Enable input If high, regulator, watchdog and reset are operating. If low, regulator, watchdog and reset are shut down. | | | 2 | 4 | gnd | Ground reference | | | | 5,6,15,16 | gnd | Ground These pins are to be connected to a heat spreader electrically grounded | | | 3 | 7 | Res | Reset output. It is pulled down when output voltage drops below Vo_th or frequency at Wi is too low. | | | 4 | 10 | Vcr | Reset timing adjust A capacitor between Vcr pin and gnd sets the reset delay time (trd) | | | 5 | 11 | Vcw | Watchdog timer adjust A capacitor between Vcw pin and gnd sets the time response of the watchdog monitor. | | | 6 | 14 | Wi | Watchdog input. If the frequency at this input pin is too low, the Reset output is activated. | | | 7 | 17 | Vo | Voltage regulator output Output capacitor >100nF is needed for regulator stability | | | 8 | 20 | Vs | Supply voltage Supply capacitor (e.g. 200nF) is needed for regulator stability. | | | | 2, 3, 8, 9, 12,<br>13, 18, 19 | N. C. | not connected | | Figure 3. Pins Connection (Top view) **Table 3. Absolute Maximum Ratings** | Symbol | Parameter | Value | Unit | | |--------|--------------------------------------------------|------------------------------|------|--| | Vvsdc | DC supply voltage | -0.3 to 40 | V | | | lvsdc | Input current | internally limited | | | | Vvo | DC output voltage | -0.3 to 6 | V | | | Ivo | DC output current | internally limited | | | | Vwi | Watchdog input voltage | -0.3 to V <sub>vo</sub> +0.3 | V | | | Vod | Open drain output voltage (RES) | -0.3 to V <sub>vo</sub> +0.3 | V | | | lod | Open drain output current (RES) | internally limited | | | | Vcr | Reset delay voltage -0.3 to V <sub>vo</sub> +0.3 | | | | | Vcw | Watchdog delay voltage | -0.3 to V <sub>vo</sub> +0.3 | V | | | Ven | Enable input voltage | -0.3 to 40 | V | | | Tj | Junction temperature | -40 to 150 | °C | | | VESD | ESD voltage level (HBM-MIL STD 883C) | ±2 | kV | | Note: 1. Maximum ratings are absolute ratings; exceeding any one of these values may cause permanent damage to the integrated circuit. #### Table 4. Thermal DatA | Symbol | Parameter | SO8 | SO16+2+2 | Unit | |-----------------------|----------------------------------------|------------|----------|------| | R <sub>th j-amb</sub> | Thermal resistance Junction to Ambient | 130 to 180 | 50 to 80 | °C/W | #### **Table 5. Electrical Characteristcs** (Vs = 5.6V to 31V, $T_j$ = -40°C to +150°C unless otherwise specified) | Pin | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |---------------------------------|-------------------|-------------------------------------------|-------------------------------------------------------------------------------------|------|------|------|------| | GENERA | L | | | | | | | | V <sub>s</sub> , V <sub>o</sub> | Iq | Quiescent current | V <sub>s</sub> = 13.5V, I <sub>o</sub> =150mA,<br>enable high<br>all I/O currents=0 | | 1.5 | 3 | mA | | V <sub>s</sub> , V <sub>o</sub> | Iq | Quiescent current | $V_S = 13.5V, I_O = 0mA,$ enable high all I/O currents = 0 | | 100 | 200 | μА | | V <sub>s</sub> , V <sub>o</sub> | Iq | Quiescent current | $V_S = 13.5V$ , $I_O = 0mA$ , enable low all I/O currents = 0 | | 6 | 20 | μА | | | T <sub>w</sub> | Thermal protection temperature | | 150 | | 190 | °C | | | T <sub>w_hy</sub> | Thermal protection temperature hysteresis | | | 10 | | °C | Table 5: Electrical Characteristics (continued) | Pin | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |---------------------------------|--------------------|---------------------------------------------------------|------------------------------------------------------------|-----------------------------------|-----------------------------------|------------------------------------|------| | VOLTAGE | REGULA | TOR | I | l | I | | | | Vo | V <sub>o_ref</sub> | Output voltage | V <sub>s</sub> = 5.6 to 31V<br>I <sub>o</sub> = 1 to 150mA | 4.90 | 5.00 | 5.10 | V | | Vo | I <sub>short</sub> | Output short circuit current (1) V <sub>s</sub> = 13.5V | | 150 | 280 | 400 | mA | | Vo | I <sub>lim</sub> | Output current limitation (1) | V <sub>S</sub> = 13.5V | 150 | 320 | 500 | mA | | V <sub>s</sub> , V <sub>o</sub> | V <sub>line</sub> | Line regulation voltage | V <sub>s</sub> = 5.6 to 31V<br>I <sub>o</sub> = 1 to 150mA | | | 25 | mV | | Vo | V <sub>load</sub> | Load regulation voltage | I <sub>o</sub> = 1 to 150mA | | | 25 | mV | | $V_{s},V_{o}$ | $V_{dp}$ | Drop voltage | I <sub>o</sub> = 150mA | | 200 | 400 | mV | | $V_s,V_o$ | SVR | Ripple rejection (2) | f <sub>r</sub> = 100 Hz | 55 | | | dB | | RESET | 1 | | | l . | I | l | | | R <sub>es</sub> | V <sub>res_I</sub> | Reset output low voltage | $R_{ext} = 5k\Omega$ to Vo, Vo > 1V | | | 0.4 | V | | R <sub>es</sub> | I <sub>res_h</sub> | Reset output high leakage current | V <sub>res</sub> = 5V | | | 1 | μΑ | | R <sub>es</sub> | R_p_u | Internal Pull up resistance | with respect to V <sub>o</sub> | 12 | 25 | 50 | kΩ | | R <sub>es</sub> | V <sub>o_th</sub> | Reset threshold voltage | V <sub>s</sub> = 5.6 to 31V<br>I <sub>o</sub> = 1 to 150mA | 6%<br>below<br>V <sub>o_ref</sub> | 8%<br>below<br>V <sub>o_ref</sub> | 10%<br>below<br>V <sub>o_ref</sub> | | | V <sub>cr</sub> | V <sub>rhth</sub> | Reset timing high threshold | V <sub>s</sub> = 13.5V | 44%<br>V <sub>o_ref</sub> | 47%<br>V <sub>o_ref</sub> | 50%<br>V <sub>o_ref</sub> | | | V <sub>cr</sub> | V <sub>rlth</sub> | Reset timing low threshold | V <sub>s</sub> = 13.5V | 10%<br>V <sub>o_ref</sub> | 13%<br>V <sub>o_ref</sub> | 16%<br>V <sub>o_ref</sub> | | | $V_{cr}$ | I <sub>cr</sub> | Charge current | V <sub>s</sub> = 13.5V | 8 | 17 | 30 | μΑ | | V <sub>cr</sub> | l <sub>dr</sub> | Discharge current | V <sub>s</sub> = 13.5V | 8 | 17 | 30 | μΑ | | Res | t <sub>rr_2</sub> | Reset delay time (3) | $Vo = V_{o\_th} - 100 mV$ | 100 | 250 | 700 | μs | | Res | t <sub>rd</sub> | Reset pulse delay | $V_s = 13.5V, C_{tr} = 1nF$ | 65 | | 150 | ms | | WATCHD | OG | | | | | | | | Wi | V <sub>ih</sub> | Input high voltage | V <sub>s</sub> = 13.5V | 3.5 | | | V | | Wi | V <sub>il</sub> | Input low voltage | V <sub>s</sub> = 13.5V | | | 1.5 | V | | Wi | V <sub>ih</sub> | Input hysteresis | V <sub>s</sub> = 13.5V | | 300 | | mV | | Wi | l <sub>i</sub> | Pull down current | V <sub>S</sub> = 13.5V 10 | | 10 | 20 | μΑ | | $V_{cw}$ | $V_{\text{whth}}$ | High threshold | V <sub>s</sub> = 13.5V | 2.20 | 2.35 | 2.50 | V | | V <sub>cw</sub> | V <sub>wlth</sub> | Low threshold | V <sub>S</sub> = 13.5V | 0.50 | 0.65 | 0.80 | V | | <b>ELECTRICAL</b> | CHARACTERISTICS | (continued) | ) | |-------------------|-----------------|-------------|---| |-------------------|-----------------|-------------|---| | Pin | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |-----------------|--------------------|---------------------------|--------------------------------|------|------|------|------| | V <sub>cw</sub> | I <sub>cwc</sub> | Charge current | $V_{S} = 13.5V, V_{CW} = 0.1V$ | 4 | 7.5 | 14 | μΑ | | V <sub>cw</sub> | I <sub>cwd</sub> | Discharge current | $V_{s} = 13.5V, V_{cw} = 2.5V$ | 1.0 | 2.4 | 4.5 | μΑ | | V <sub>cw</sub> | T <sub>wop</sub> | Watchdog period | $V_{s} = 13.5V, C_{tw} = 47nF$ | 25 | 50 | 90 | ms | | R <sub>es</sub> | t <sub>wol</sub> | Watchdog output low time | $V_{s} = 13.5V, C_{tw} = 47nF$ | 6 | 10 | 22 | ms | | ENABLE | | | | | | | | | En | V <sub>en_l</sub> | Enable input low voltage | | | | 1 | V | | En | V <sub>en_h</sub> | Enable input high voltage | | 3 | | | V | | En | V <sub>en_hy</sub> | Enable input hysteresis | | 700 | 1000 | 1100 | mV | | En | I_leak | Pull down current | E <sub>n</sub> = 5V | 2 | 10 | 20 | μΑ | Note: 1. see fig4 (behavior of output current versus regulated voltage Vo) #### **2 VOLTAGE REGULATOR** The voltage regulator uses a p-channel MOS transistor as a regulating element. With this structure a low drop-out voltage at current up to 150mA is achieved. The output voltage is regulated up to transient input supply voltage of 40V. No functional interruption due to over-voltage pulses is generated. The high precision of the output voltage is obtained with a pre-trimmed reference voltage. A short circuit protection to GND is provided. Figure 4. Behavior of output current versus regulated voltage Vo (see a.m. Note 1) #### 3 RESET The reset circuit monitors the output voltage Vo. If the output voltage drops below $V_{o\_th}$ then Res becomes low with a delay time trr. Real trr value changes as a non-linear function of delta $(V_{o-th} - V_o)$ . The reset low signal is guaranteed for an output voltage Vo greater than 1V. When the output voltage becomes higher than Vo\_th then Res goes high with a delay trd. This delay is obtained by 512 periods of an oscillator (see fig. 5). The oscillator period is given by: <sup>2.</sup> guaranteed by design <sup>3.</sup> When Vo becomes lower than 4V, the reset reaction time decreases down to 2µs assuring a faster reset condition in this particular case $$T_{osc} = \frac{[(V_{rhth} - V_{rlth}) \cdot C_{tr}]}{I_{cr}} + \frac{[(V_{rhth} - V_{rlth}) \cdot C_{tr}]}{I_{dr}}$$ and reset pulse delay trd is given by: $$t_{rd} = 512 \times T_{osc}$$ Figure 5. Reset Time Diagram. #### 4 WATCHDOG The watchdog input Wi monitors a connected microcontroller. If pulses are missing, the reset output Res is set to low. The pulse sequence time can be set within a wide range thorough the external capacitor $C_{tw}$ . The watchdog circuit discharges the capacitor $C_{tw}$ with the constant current lcwd. If the lower threshold Vwlth is reached, a watchdog reset is generated. To prevent this reset, the microcontroller must generate a positive edge during the discharge of the capacitor before the voltage has reached the threshold $V_{wlth}$ . In order to calculate the minimum time Tdis during which the microcontroller must generate the positive edge, the following equation can be used: $$(V_{whth} - V_{wlth}) \times C_{tw} = I_{cwd} \times T_{dis}$$ Each $W_i$ positive edge switches the current source from discharging to charging; the same happens when the lower $V_{wlth}$ threshold is reached. When the voltage reaches the upper threshold $V_{whth}$ the current switches from charging to discharging. The result is a saw tooth voltage at the watchdog timer capacitor $C_{tw}$ . Figure 6. Watchdog time diagram Figure 7. SO-8 Mechanical Data & Package Dimensions | DIM. | | mm | | | inch | | |------------------|------|------|-----------|---------|-------|-------| | DIW. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | Α | 1.35 | | 1.75 | 0.053 | | 0.069 | | A1 | 0.10 | | 0.25 | 0.004 | | 0.010 | | A2 | 1.10 | | 1.65 | 0.043 | | 0.065 | | В | 0.33 | | 0.51 | 0.013 | | 0.020 | | С | 0.19 | | 0.25 | 0.007 | | 0.010 | | D <sup>(1)</sup> | 4.80 | | 5.00 | 0.189 | | 0.197 | | Е | 3.80 | | 4.00 | 0.15 | | 0.157 | | е | | 1.27 | | | 0.050 | | | Н | 5.80 | | 6.20 | 0.228 | | 0.244 | | h | 0.25 | | 0.50 | 0.010 | | 0.020 | | L | 0.40 | | 1.27 | 0.016 | | 0.050 | | k | | 0 | ° (min.), | 8° (max | .) | | | ddd | | | 0.10 | | | 0.004 | Note: (1) Dimensions D does not include mold flash, protrusions or gate burrs. Mold flash, potrusions or gate burrs shall not exceed 0.15mm (.006inch) in total (both side). # OUTLINE AND MECHANICAL DATA Figure 8. SO-20 Mechanical Data & Package Dimensions | DIM. | mm | | | inch | | | |--------|-------|------|-----------|---------|-------|-------| | DIIVI. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | Α | 2.35 | | 2.65 | 0.093 | | 0.104 | | A1 | 0.10 | | 0.30 | 0.004 | | 0.012 | | В | 0.33 | | 0.51 | 0.013 | | 0.200 | | С | 0.23 | | 0.32 | 0.009 | | 0.013 | | D (1) | 12.60 | | 13.00 | 0.496 | | 0.512 | | Е | 7.40 | | 7.60 | 0.291 | | 0.299 | | е | | 1.27 | | | 0.050 | | | Н | 10.0 | | 10.65 | 0.394 | | 0.419 | | h | 0.25 | | 0.75 | 0.010 | | 0.030 | | L | 0.40 | | 1.27 | 0.016 | | 0.050 | | k | | 0 | ° (min.), | 8° (max | .) | | | ddd | | | 0.10 | | | 0.004 | <sup>(1) &</sup>quot;D" dimension does not include mold flash, protusions or gate burrs. Mold flash, protusions or gate burrs shall not exceed 0.15mm per side. # OUTLINE AND MECHANICAL DATA ### **Table 6. Revision History** | Date | Revision | Description of Changes | |---------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | June 2004 | 3 | Changed the values of the parameter "Reset timing high/low threshold. | | July 2004 | 4 | Pin Connection SO-20 changed. Changed some textes in the Features and table 2. Changed some values in the tables 3, 4 and 5. Changed some textes in the sections 2, 3 and 4. | | October 2004 | 5 | Changed from Product Preview to final datasheet. | | February 2006 | 6 | Modified the orderable part numbers for Tape & Reel. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZE REPRESENTATIVE OF ST, ST PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS, WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2006 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com