# **MP8795** **CMOS** 1.5 MSPS, Very Low Power, 10-Bit Analog-to-Digital Converter FEATURES Power Down; Lower Consumption – 3 mW (typ) - 10-Bit Resolution - Sampling Rates from <1 kHz to 1.0 MHz</li> - DNL better than 1/2 LSB (typ) up to 1.0 MHz - Very Low Power CMOS 30 mW (typ) - Input Range between GND and V<sub>DD</sub> - No S/H Required for Analog Signals less than 100 kHz - No S/H Required for CCD Signals less than 1.5 MHz - Single Power Supply (4 to 6 Volts) - · Latch-Up Free - High ESD Protection: 2000 Volts Minimum - 20 Pin Package: MP8796 #### **BENEFITS** March 1998-3 - Reduced External Parts, No Sample/Hold Needed - Suitable for Battery & Power Critical Applications - Designer Can Adapt Input Range & Scaling #### **APPLICATIONS** - μP/DSP Interface and Control Applications - High Resolution Imaging Scanners, Copiers, Fac simile - Radar Pulse Analysis - · Low Power A/D Applications #### **GENERAL DESCRIPTION** The MP8795 is a flexible, easy to use, precision 10-bit Analog-to-Digital Converter that operates over a wide range of input and sampling conditions. The MP8795 can operate with pulsed "on demand" conversion operation or continuous "pipeline" operation for sampling rates up to 1.5 MHz. The elimination of the S/H and small package size offer the designer a low cost solution. No sample and hold is required for charge coupled device applications, up to 1.5 MHz, or multiplexed input applications when the signal source bandwidth is limited to 100 kHz. The input architecture of the MP8795 allows direct interface to any analog input range between AGND and AV<sub>DD</sub> (0 to 2 V, 1 to 4 V, 0 to 5 V, etc.). The user simply sets $V_{REF(+)}$ and $V_{REF(-)}$ to encompass the desired input range. Scaled reference resistor taps 1/4 R and 3/4 R allow for customizing the transfer curve. Digital outputs offer 3-state operation and all digital pins are CMOS and TTL compatible. The MP8795 uses a two step technique. The first segment converts the 4 MSBs and consists of 15 autobalanced comparators, latches, an encoder, and buffer storage registers. The second segment converts the remaining 6 LSBs. When the power down input is "high", the data outputs DB9 to DB0 hold the current values and $V_{REF(-)}$ is disconnected from $V_{REF1(-)}$ . The power consumption during the power down mode is approximately 3mW. #### SIMPLIFIED BLOCK AND TIMING DIAGRAM Rev. 3.00 # OFDERING INFORMATION | Package<br>Type | Temperature<br>Range | Part No. | DNL<br>(LSB) | INL<br>(LSB) | |-----------------|----------------------|----------|--------------|----------------| | Plastic Dip | -40 to +85°C | MP8795AN | ±1 | ±2 | | SOIC | –40 to +85°C | MP8795AS | ±1 | <del>±</del> 2 | #### **PIN CONFIGURATIONS** See Packaging Section for Package Dimensions 24 Pin PDIP (0.300") 24 Pin SOIC (Jedec, 0.300") #### **PIN OUT DEFINITIONS** | PIN NO. | NAME | DESCRIPTION | | | | |---------|------------------|----------------------------|--|--|--| | 1 | DB3 | Data Output Bit 3 | | | | | 2 | DB4 | Data Output Bit 4 | | | | | 3 | DB5 | Data Output Bit 5 | | | | | 4 | DB6 | Data Output Bit 6 | | | | | 5 | DB7 | Data Output Bit 7 | | | | | 6 | DGND | Digital Ground | | | | | 7 | DV <sub>DD</sub> | Digital V <sub>DD</sub> | | | | | 8 | CLK | Clock Input | | | | | 9 | ŌĒ | Output Enable (Active Low) | | | | | 10 | DB8 | Data Output Bit 8 | | | | | 11 | DB9 | Data Output Bit 9 (MSB) | | | | | 12 | OFW | Overflow Output | | | | | PIN NO. | NAME | DESCRIPTION | | | |---------|----------------------|-------------------------------|--|--| | 13 | V <sub>REF(+)</sub> | Upper Reference Voltage | | | | 14 | V <sub>REF(-)</sub> | Lower Reference Voltage | | | | 15 | V <sub>REF1(-)</sub> | Lower Reference Voltage | | | | 16 | 1/4 R | Reference Ladder Tap @ 1/4 FS | | | | 17 | 3/4 R | Reference Ladder Tap @ 3/4 FS | | | | 18 | $V_{IN}$ | Analog Signal Input | | | | 19 | AGND | Analog Ground | | | | 20 | $AV_DD$ | Analog V <sub>DD</sub> | | | | 21 | PD | Power Down | | | | 22 | DB0 | Data Output Bit 0 (LSB) | | | | 23 | DB1 | Data Output Bit 1 | | | | 24 | DB2 | Data Output Bit 2 | | | | | | | | | # EEETHCAPSCHARACTERISTICS TABLE Unless Otherwise Specified: $AV_{DD} = DV_{DD} = 5 V$ , $F_S = 1 MHz$ (50% Duty Cycle), $V_{REF(+)} = 4.6, V_{REF(-)} = AGND, T_A = 25^{\circ}C$ | | | | 25° C | | | | |--------------------------------------------------------------------------------------|---------------------------------------------------|-----------------------|---------------|--------------|-----------------|---------------------------------------------| | Parameter | Symbol | Min | Тур | Max | Units | Test Conditions/Comments | | KEY FEATURES | | | | | | | | Resolution | | 10 | | | Bits | | | Maximum Sampling Rate | F <sub>S</sub> | 1.0 | 1.5 | | MHz | For Rated Performance | | ACCURACY <sup>2</sup> | | | | | | | | Differential Non-Linearity | DNL | | <u>+</u> 3/4 | <u>+</u> 1 | LSB | | | Integral Non-Linearity | ∣NL | | | <u>±</u> 2 | LSB | Best Fit Line<br>(Max INL - Min INL)/2 | | Zero Scale Error<br>Full Scale Error | EZS<br>EFS | | +1.00<br>-2.5 | | LSB<br>LSB | Reference from $V_{REF(+)}$ to $V_{REF(-)}$ | | | EFS | | -2.5 | | LSB | | | REFERENCE VOLTAGES | | | | | | | | Positive Ref. Voltage <sup>5</sup><br>Negative Ref. Voltage <sup>5</sup> | V <sub>REF(+)</sub> | AGND | | $AV_DD$ | V | | | Differential Ref. Voltage <sup>5</sup> | $V_{REF(-)} \ V_{REF}$ | 0.5 | | $AV_DD$ | V | | | Ladder Resistance | $R_{L}$ | 600 | 900 | 1200 | Ω | | | Ladder Temp. Coefficient <sup>1</sup> | R <sub>TCO</sub> | | 2000 | | ppm/ºC | | | Ladder Switch Resistance <sup>1</sup><br>Ladder Switch Off Leakage <sup>1</sup> | lilkg-sw | | 12<br>50 | | Ω<br>n <b>A</b> | | | ANALOG INPUT <sup>1</sup> | TILKG-SW | | | | | | | Input Bandwidth <sup>1</sup> | | | 100 | | kHz | 1 LSB Error | | Input Voltage Range <sup>7</sup> | $V_{IN}$ | V <sub>REF(-)</sub> | 100 | $V_{REF(+)}$ | V | T LOB LITO | | Input Capacitance <sup>3</sup> | C <sub>IN</sub> | ( ) | 60 | (., | pF | | | Aperture Delay <sup>1</sup> | t <sub>AP</sub> | | 35 | 45 | ns | | | DIGITAL INPUTS | | | | | | | | Logical "1" Voltage | V <sub>IH</sub> | 2.0 | | | V | | | Logical "0" Voltage | V <sub>IL</sub> | | | 0.8 | V | V DOND to DV | | Leakage Currents<br>CLK | l <sub>I</sub> N | | | <u>+</u> 100 | μΑ | V <sub>IN</sub> =DGND to DV <sub>DD</sub> | | PD, OE (Internal Res to DGND) | | -5 | | 30 | μA | | | Input Capacitance | | | 5 | | pF | | | Clock Timing ( <i>See Figure 1</i> ) <sup>1</sup><br>Clock Period | | 500 | | | no | | | Rise & Fall Time <sup>4</sup> | T <sub>S</sub><br>t <sub>R</sub> , t <sub>F</sub> | 500 | | 10 | ns<br>ns | | | "High" Time <sup>6</sup> | t <sub>B</sub> | 250 | | 500,000 | ns | | | "Low" Time <sup>6</sup> | t <sub>S</sub> | 150 | | 500,000 | ns | Functional | | DIGITAL OUTPUTS | | | | | | C <sub>OUT</sub> =15 pF | | Logical "1" Voltage | V <sub>OH</sub> | DV <sub>DD</sub> -0.5 | | | V | <br> I <sub>LOAD</sub> = 2 mA | | Logical "0" Voltage | V <sub>OL</sub> | | | 0.4 | V | I <sub>LOAD</sub> = 4 mA | | 3-state Leakage | loz | 0 | 20 | <u>+</u> 5 | μA | $V_{OUT} = 0 \text{ to } V_{DD}$ | | Data Hold Time ( <i>See Figure 1</i> ) <sup>1</sup><br>Data Valid Delay <sup>1</sup> | t <sub>HLD</sub><br>t <sub>DL</sub> | | 30<br>35 | 35<br>45 | ns<br>ns | | | | الله | | 50 | .0 | | | | | | | | | | | ## ELECTRICAS CHARACTERISTICS TABLE (CONT'D) | | | | 25°C | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----|---------------|--------------------------------------|----------------------------|--------------------------| | Parameter | Symbol | Min | Тур | Max | Units | Test Conditions/Comments | | DIGITAL OUTPUTS (CONT'D) | | | | | | C <sub>OUT</sub> =15 pF | | Data Enable Delay <sup>1</sup> Data 3-state Delay <sup>1</sup> Clock to PD Set-up Time <sup>1</sup> Clock to PD Hold Time <sup>1</sup> Power Down Delay <sup>1</sup> Power Up Delay <sup>1</sup> | t <sub>DEN</sub><br>t <sub>DHZ</sub><br>t <sub>CLKS1</sub><br>t <sub>CLKH1</sub><br>t <sub>PD</sub><br>t <sub>PU</sub> | | 25<br>15 | 30<br>30<br>400<br>600<br>300<br>200 | ns<br>ns<br>ns<br>ns<br>ns | | | POWER SUPPLIES <sup>8</sup> Power Down (I <sub>DD</sub> ) Operating Voltage (AV <sub>DD</sub> , DV <sub>DD</sub> ) Current (AV <sub>DD</sub> + DV <sub>DD</sub> ) | I <sub>ddown</sub><br>V <sub>dd</sub> | 4 | 0.6<br>5<br>7 | 1.2<br>6.5<br>11 | mA<br>V<br>mA | V <sub>IN</sub> = 2 V | #### Notes: - Guaranteed. Not tested. - <sup>2</sup> Tester measures code transition voltages by dithering the voltage of the analog input (V<sub>IN</sub>). The difference between the measured code width and the ideal value (V<sub>REF</sub>/1024) is the DNL error (see Figure 5 and Figure 6). The INL error is the maximum distance (in LSBs) from the best fit line to any transition voltage (See Figure 7). - See V<sub>IN</sub> input equivalent circuit (see Figure 9). - 4 Clock specification to meet aperture specification (t<sub>AP</sub>). Actual rise/fall time can be less stringent with no loss of accuracy. - 5 Specified values guarantee functional device. Refer to other parameters for accuracy. - System can clock MP8795 with any duty cycle as long as all timing conditions are met. - Input range where input is converted correctly into binary code. Input voltage outside specified range converts to zero or full scale output. - $^{8}$ $D\dot{V}_{DD}$ and $AV_{DD}$ are connected through the silicon substrate. Connect together at the package. #### Specifications are subject to change without notice ### ABSOLUTE MAXIMUM RATINGS (TA = +25°C unless otherwise noted)<sup>1, 2, 3</sup> | V <sub>DD</sub> (to GND) | Storage Temperature65 to +150°C | |------------------------------------------------------------------------------|------------------------------------------------| | V <sub>REF(+)</sub> & V <sub>REF(-)</sub> GND -0.5 to V <sub>DD</sub> +0.5 V | Lead Temperature (Soldering 10 seconds) +300°C | | V <sub>IN</sub> GND –0.5 to V <sub>DD</sub> +0.5 V | Package Power Dissipation Rating to 75°C | | All Inputs GND -0.5 to V <sub>DD</sub> +0.5 V | CDIP, PDIP, SOIC | | All Outputs GND -0.5 to V <sub>DD</sub> +0.5 V | Derates above 75°C 14mW/°C | #### Notes: - Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation at or above this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. - Any input pin which can see a value outside the absolute maximum ratings should be protected by Schottky diode clamps (HP5082-2835) from input pin to the supplies. All inputs have protection diodes which will protect the device from short transients outside the supplies of less than 100mA for less than 100µs. - $^3$ $V_{DD}$ refers to $AV_{DD}$ and $DV_{DD}$ . GND refers to AGND and DGND. Figure 1. MP8795 Timing Diagram #### THEORY OF OPERATION #### **Analog-to-Digital Conversion** The MP8795 converts analog voltages into 1024 digital codes by encoding the outputs of 15 coarse and 67 fine comparators. Digital logic is used to generate the overflow bit. The conversion is synchronous with the clock and is accomplished in 2 clock periods. The reference resistance ladder is a series of 1025 resistors. The first and the last resistor of the ladder are half the value of the others so that the following relations apply: $R_{REF} = 1024*R$ $V_{REF} = V_{REF(+)} - V_{REF(-)} = 1024*LSB$ The clock signal generates the two internal phases, $\phi_B$ (CLK high) and $\phi_S$ (CLK low = sample) (See Figure 2). The rising edge of the CLK input marks the end of the sampling phase ( $\phi_S$ ). Internal delay of the clock circuitry will delay the actual instant when $\phi_S$ disconnects the latches from the comparators. This delay is called aperture delay ( $t_{AP}$ ). The coarse comparators make the first pass conversion and select a ladder range for the fine comparators. The fine comparators are connected to the selected range during the next $\phi_B$ phase. Figure 2. MP8795 Comparators AIN Sampling, Ladder Sampling, and Conversion Timing Figure 3 shows this relationship as a timing chart. Aln sampling, ladder sampling and output data relationships are shown for the general case where the levels which drive the ladder need to change for each sampled $A_{IN}$ time point. The ladder is referenced for both last $A_{IN}$ sample and next $A_{IN}$ sample at the same time. If the ladder's levels change by more than 1 LSB, one of the samples must be discarded. Also note that the clock low period for the discarded $A_{IN}$ can be reduced to the minimum $t_{\rm S}$ time of 150 ns. Figure 3. A<sub>IN</sub> Sampling, Ladder Sampling & Conversion Timing ### Acairacy bf878 h version DNL and INL The transfer function for an ideal A/D converter is shown in Figure 4. Figure 4. Ideal A/D Transfer Function The overflow transition (VOFW) takes place at: $$V_{IN} = V_{OFW} = V_{BFF(+)} - 0.5 * LSB$$ The first and the last transitions for the data bits take place at: $$V_{|N} = V001 = V_{REF(-)} + 0.5 * LSB$$ $$V_{|N} = V_{3FF} = V_{REF(+)} - 1.5 * LSB$$ LSB = $$V_{REF} / 1024 = (V_{3FF} - V001) / 1022$$ Note that the overflow transition is a flag and has no impact on the data bits. In a "real" converter, the code-to-code transitions don't fall exactly every $V_{REF}/1024$ volts. A positive DNL (Differential Non-Linearity) error means that the real width of a particular code is larger than 1 LSB. This error is measured in fractions of LSB's. A Max DNL specification guarantees that ALL code widths (DNL errors) are within the stated value. A specification of Max DNL = $\pm$ 0.5 LSB means that all code widths are within 0.5 and 1.5 LSB. If V<sub>REF</sub> = 4.608 V then 1 LSB = 4.5 mV and every code width is within 2.25 and 6.75 mV. Figure 5. DNL Measurement On Production Tester The formulas for Differential Non-linearity (DNL), Integral Non-Linearity (INL) and zero and full scale errors ( $E_{ZS}$ , $E_{FS}$ ) are: DNL (001) = V002 - V001 - LSB $$: : : :$$ DNL (3FE) = $V_{3FF} - V_{3FE} - LSB$ $$E_{FS} \text{ (full scale error)} = V_{3FF} - [V_{REF(+)} - 1.5 * LSB]$$ $E_{ZS}$ (zero scale error) = $V_{001}$ – [ $V_{REF(-)}$ + 0.5 \* LSB] Figure 6. Real A/D Transfer Curve Figure 6 shows the zero scale and full scale error terms. <u>கூர் "MR8395" யூன்ன</u> ition of the INL error. The chart shows a 3-Bit converter transfer curve with greatly exaggerated DNL errors to show the deviation of the real transfer curve from the ideal one. After a tester has measured all the transition voltages, the computer draws a line parallel to the ideal transfer line. By definition, the Best Fit Line makes equal the positive and the negative INL errors. For example, an INL error of -1 to +2 LSBs relative to the Ideal Line would be +1.5 LSB's relative to the Best Fit Line. Figure 7. INL Error Calculation # CLOCK DATA a. Continuous sampling Figure 8. Relationship of Data to Clock #### **Analog Input** The MP8795 has very flexible input range characteristics. The user may set $V_{REF(+)}$ and $V_{REF(-)}$ to two fixed voltages and then vary the input DC and AC levels to match the V<sub>BFF</sub> range. Another method is to first design the analog input circuitry and then adjust the reference voltages for the analog input range. One advantage is that this approach may eliminate the need for external gain and offset adjust circuitry which may be required by fixed input range A/Ds. The MP8795's performance is optimized by using analog input circuitry that is capable of driving the AIN input. Figure 9 shows the equivalent circuit for AIN. Figure 9. Analog Input Equivalent Circuit #### **Clock and Conversion Timing** A system will clock the MP8795 continuously or it will give clock pulses intermittently when a conversion is desired. The timing of Figure 8a shows normal operation, while the timing of Figure 8b keeps the MP8795 in balance and ready to sample the analog input. ### **Reference Voltages** The input/output relationship is a function of V<sub>RFF</sub>: $$\begin{split} A_{|N} &= V_{|N} - V_{REF(-)} \\ V_{REF} &= V_{REF(+)} - V_{REF(-)} \\ DATA &= 1023 * (A_{|N}/V_{REF}) \end{split}$$ A system can increase total gain by reducing V<sub>REF</sub>. #### Digatapinverfaces"供应商 The logic encodes the outputs of the comparators into a binary code and latches the data in a D-type flip-flop for output. The input $\overline{\text{OE}}$ controls the output buffers in an asynchronous mode. | ŌĒ | OFW | DB9 - DB0 | |----|-------|-----------| | 1 | Valid | High Z | | 0 | Valid | Valid | **Table 1 Output Enable Logic** Figure 10. Output Enable/Disable Timing Diagram Figure 11. Preferred Output Control Figure 11 shows the preferred output control where $\overline{\text{OE}}$ and clock are opposite phase. This provides a quiet time at the end of the $A_{\text{IN}}$ sample phase. The functional equivalent of the MP8795 (Figure 12) is composed of: - 1) Delay stage $(t_{AP})$ from the clock to the sampling phase $(\phi_S)$ . - 2) An ideal analog switch which samples V<sub>IN</sub>. - An ideal A/D which tracks and converts V<sub>IN</sub> with no delay. - 4) A series of two DFF's with specified hold $(t_{HLD})$ and delay $(t_{DL})$ times. $t_{AP}, t_{HLD}$ and $t_{DL}$ are specified in the Electrical Characteristics table. Figure 12. MP8795 Functional Equivalent Circuit and Interface Timing #### **Power Down** Figure 13 shows the relationship between the clock, sampled A<sub>IN</sub> to output data relationship and the effect of power down. # 查询"MP8795"供应商 CLK SAMPLE SAMPLE M+1 VIN DB0-DB9 N-2 Valid N-1 Valid N Valid tCLKS1 PD tpu Figure 13. Power Down Timing Diagram #### APPLICATION NOTES Figure 14. Typical Circuit Connections The following information will be useful in maximizing the performance of the MP8795. - All signals should not exceed AV<sub>DD</sub> +0.5 V or AGND -0.5 V or DV<sub>DD</sub> +0.5 V or DGND -0.5 V. - Any input pin which can see a value outside the absolute maximum ratings (AV<sub>DD</sub> or DV<sub>DD</sub>+0.5 V or AGND -0.5 V) should be protected by diode clamps (HP5082-2835) from input pin to the supplies. All MP8795 inputs have input protection diodes which will protect the device from short transients outside the supply ranges. - 3. The design of a PC board will affect the accuracy of MP8795. Use of wire wrap is not recommended. - The analog input signal (V<sub>IN</sub>) is quite sensitive and should be properly routed and terminated. It should be shielded from the clock and digital outputs so as to minimize cross coupling and noise pickup. - 5. The analog input should be driven by a low impedance (less than $50\Omega$ ). - 6. Analog and digital ground planes should be substantial and common at one point only. The ground plane should act as a - shield for parasitics and not a return path for signals. To reduce noise levels, use separate low impedance ground paths. *DGND should not be shared with other digital circuitry*. If separate low impedance paths cannot be provided, DGND should be connected to AGND next to the MP8795. - 7. $DV_{DD}$ should not be shared with other digital circuitry to avoid conversion errors caused by digital supply transients. $DV_{DD}$ for the MP8795 should be connected to $AV_{DD}$ next to the MP8795. - 8. $DV_{DD}$ and $AV_{DD}$ are connected inside the MP8795 through the N doped silicon substrate. Any DC voltage difference between $DV_{DD}$ and $AV_{DD}$ will cause undesirable internal currents. - 9. Each power supply and reference voltage pin should be decoupled with a ceramic (0.1 $\mu$ F) and a tantalum (10 $\mu$ F) capacitor as close to the device as possible. - 10. The digital output should not drive long wires. The capacitive coupling and reflection will contribute noise to the conversion. When driving distant loads, buffers should be used. $100\Omega \ resistors \ in \ series \ with \ the \ digital \ outputs \ in \ some \ applications \ reduces \ the \ digital \ output \ disruption \ of \ A_{IN}.$ T<sub>©</sub>M Figure 15. Example of a Reference Voltage Source For R = 5k use Beckman Instruments #694-3-R10k resistor array or equivalent. NOTE: High R values affect the input BW of ADC due to the (R \* $C_{IN}$ of ADC) time constant. Therefore, for different applications the R value needs to be selected as a tradeoff between $A_{IN}$ settling time and power dissipation. ±10 V 2R R V<sub>REF(+)</sub> AV<sub>DD</sub> DB0 Figure 16. ±5 V Analog Input For R = 5k use Beckman Instruments #694-3-R10k resistor array or equivalent. NOTE: High R values affect the input BW of ADC due to the (R \* C<sub>IN</sub> of ADC) time constant. Therefore, for different applications the R value needs to be selected as a tradeoff between A<sub>IN</sub> settling time and power dissipation. Figure 17. ±10 V Analog Input 查询"MP8795"供应商 @ Power Down write values to DAC 3, 2, 1 = DAC 4 to minimize power consumption. Only $A_{IN}$ and Ladder detail shown. Figure 18. A/D Ladder with Programmed Control (of $V_{REF(+)}$ , $V_{REF(-)}$ , 1/4 and 3/4 TAP.) # PERFORMANCE THAN ACTERISTICS Graph 1. DNL vs. Sampling Frequency Graph 2. INL vs. Sampling Frequency Graph 3. Supply Current vs. Sampling Frequency Graph 4. Power Down Current vs. Sampling Frequency Graph 5. DNL vs. Reference Voltage Graph 6. DNL vs. Temperature #### 查询"MP8795"供应商 1 Vdd=5V Vrefr)=4.6V Vrefr)=4.6V Vrefr)=0.00 Ps=1MHz 0.2 0.4 0.2 0.55 0.4 0.55 0.5 125 Temperature(C) Graph 7. Supply Current vs. Temperature Graph 8. Power Down Current vs. Temperature Graph 9. Reference Resistance vs. Temperature