# Internal－Switch Boost Regulator with Integrated High－Voltage Level Shifter and Op Amp 

## General Description

The MAX17010 contains a high－performance step－up switching regulator，a high－speed operational amplifier （op amp），and a high－voltage level－shifting scan driver． The device is optimized for thin－film transistor（TFT）liquid－ crystal display（LCD）applications．
The step－up DC－DC converter provides the regulated supply voltage for the panel－source driver ICs．The con－ verter is a 1.2 MHz current－mode regulator with an inte－ grated 20 V －channel power MOSFET．The high switching frequency allows the use of ultra－small induc－ tors and ceramic capacitors．The current－mode control architecture provides fast transient response to pulsed loads．The step－up regulator features undervoltage lockout（UVLO），soft－start，and internal current limit．The high－current op amp is designed to drive the LCD backplane（VCOM）．The amplifier features high output current（ $\pm 150 \mathrm{~mA}$ ），fast slew rate（ $45 \mathrm{~V} / \mu \mathrm{s}$ ），wide band－ width $(20 \mathrm{MHz})$ ，and rail－to－rail inputs and outputs．
The high－voltage，level－shifting scan driver is designed to work with panels that incorporate row drivers on the panel glass．Its eight outputs swing from +30 V （max）to -10 V and can swiftly drive capacitive loads．
The MAX17010 is available in a 40－pin thin QFN pack－ age with a maximum thickness of 0.8 mm for ultra－thin LCD panels．The device operates over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range．

## Applications

Notebook Computer Displays LCD Monitor Panels

## Ordering Information

| PART | TEMP RANGE | PIN－PACKAGE |
| :---: | :---: | :--- |
| MAX $17010 \mathrm{ETL}+$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 Thin QFN－EP＊ <br> $(5 \mathrm{~mm} \times 5 \mathrm{~mm})$ |

＋Denotes a lead－free package．
＊EP $=$ Exposed paddle．


150mA Output Current $45 \mathrm{~V} /$ us Slew Rate 20MHz，－3dB Bandwidth
－High－Voltage Level－Shifting Scan Drivers Logic－Level Inputs
+30 V to－10V Output Rails
－Thermal－Overload Protection
－40－Pin， $5 \mathrm{~mm} \times 5 \mathrm{~mm}$ ，Thin QFN Package
Minimal Operating Circuit


## Internal－Switch Boost Regulator with Integrated High－Voltage Level Shifter and Op Amp

ABSOLUTE MAXIMUM RATINGS

| IN，$\overline{\text { SHDN }}$ to GND | 0.3 V to +7.5 V |
| :---: | :---: |
| VL to AGND | －0．3V to＋6．0V |
| COMP，FB to GND | －0．3V to（VL＋0．3V） |
| VCOM，NEG，POS to BGND ． | ．－0．3V to（VSUP＋0．3V） |
| LX to GND | －0．3V to＋20V |
| SUP to GND． | －0．3V to＋20V |
| A＿to AGND | ．－0．3V to＋20V |
| A＿Input Current． | ．20mA |
| PGND，BGND to AGND． | ．－0．3V to＋0．3V |
| GON1，GON2 to AGND． | －0．3V to＋32V |
|  |  |


| 1－Y6 to AGND | （VGOFF－0．3V）to（VGON1＋0．3V） |
| :---: | :---: |
| Y7，Y8 to AGND． | VGOFF－0．3V）to（VGON2＋0．3V） |
| LX，PGND RMS | g．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．2．4A |
| Continuous Pow with Noncond | $\left(\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}\right)$ NiPd Lead Frame |
| $\begin{aligned} & 40-\text { Pin, } 5 \mathrm{~mm} \\ & \left.+70^{\circ} \mathrm{C}\right) \ldots . . . . . \end{aligned}$ | N（derate $35.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above |
| Operating Tem | $40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Junction Tempe | $\ldots . . .+150^{\circ} \mathrm{C}$ |
| Storage Temper | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
|  |  |

Stresses beyond those listed under＂Absolute Maximum Ratings＂may cause permanent damage to the device．These are stress ratings only，and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied．Exposure to absolute maximum rating conditions for extended periods may affect device reliability．

## ELECTRICAL CHARACTERISTICS

$\left(V_{I N}=V \overline{\text { SHDN }}=+3 \mathrm{~V}\right.$ ，Circuit of Figure 1，SUP $=8.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{GON}}=\mathrm{V}_{\mathrm{GON}}=30 \mathrm{~V}, \mathrm{~V}_{\mathrm{GOFF}}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{POS}}=\mathrm{V}_{\text {NEG }}=4 \mathrm{~V}, \mathbf{T}_{\mathbf{A}}=\mathbf{0}^{\circ} \mathbf{C}$ to $\mathbf{+ 8 5}^{\circ} \mathbf{C}$. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ ，unless otherwise noted．）

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| IN Input－Voltage Range |  | 1.8 |  | 5.5 | V |
| IN Quiescent Current | $\mathrm{V}_{\mathrm{IN}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=1.5 \mathrm{~V}$ ，not switching |  | 0.05 | 0.10 | mA |
| IN Undervoltage Lockout | IN rising；typical hysteresis 100 mV ；LX remains off below this level |  | 1.30 | 1.75 | V |
| Thermal Shutdown | Rising edge， $15^{\circ} \mathrm{C}$ hysteresis |  | 160 |  | ${ }^{\circ} \mathrm{C}$ |
| BOOTSTRAP LINEAR REGULATOR（VL） |  |  |  |  |  |
| VL Output Voltage |  | 3.8 | 4.0 | 4.2 | V |
| VL Undervoltage Lockout | VL rising，200mV hysteresis（typ） | 2.4 | 2.7 | 3.0 | V |
| VL Maximum Output Current | $\mathrm{V}_{\mathrm{FB}}=1 \mathrm{~V}$ | 10 |  |  | mA |
| MAIN DC－DC CONVERTER |  |  |  |  |  |
| SUP Supply Current | $\mathrm{V}_{\mathrm{FB}}=1.5 \mathrm{~V}$ ，no load |  | 1.5 | 2.5 | mA |
|  | $\mathrm{V}_{\mathrm{FB}}=1.1 \mathrm{~V}$ ，no load |  | 3.5 | 4.5 |  |
| Operating Frequency |  | 990 | 1170 | 1350 | kHz |
| Oscillator Maximum Duty Cycle |  | 88 | 92 | 96 | \％ |
| FB Regulation Voltage | FB＝COMP | 1.222 | 1.235 | 1.248 | V |
| FB Load Regulation | $0<1$ MAIN＜200mA，transient only |  | －1 |  | \％ |
| FB Line Regulation | $\mathrm{V}_{\mathrm{IN}}=1.8 \mathrm{~V}$ to 5.5 V |  | 0 |  | \％／V |
| FB Input Bias Current | $\mathrm{V}_{\mathrm{FB}}=1.3 \mathrm{~V}$ | 50 | 125 | 200 | nA |
| FB Transconductance | $\Delta \mathrm{l}=5 \mu \mathrm{~A}$ at COMP | 75 | 160 | 280 | $\mu \mathrm{S}$ |
| FB Voltage Gain | FB to COMP |  | 2400 |  | V／V |
| FB Fault－Timer Trip Threshold | Falling edge | 0.96 | 1.00 | 1.04 | V |
| FB Undervoltage Switching Inhibit |  | 50 | 100 | 150 | mV |
| LX On－Resistance | ILX $=200 \mathrm{~mA}$ |  | 200 | 330 | $\mathrm{m} \Omega$ |
| LX Leakage Current | $V_{L X}=13 \mathrm{~V}$ |  | 0.01 | 20 | $\mu \mathrm{A}$ |
| LX Current Limit | 65\％duty cycle | 1.6 | 1.9 | 2.2 | A |
| Current－Sense Transresistance |  | 0.25 | 0.42 | 0.55 | V／A |
| Soft－Start Period |  |  | 3 |  | ms |

## Internal－Switch Boost Regulator with Integrated High－Voltage Level Shifter and Op Amp

## ELECTRICAL CHARACTERISTICS（continued）

$\left(V_{I N}=V_{S H D N}=+3 \mathrm{~V}\right.$ ，Circuit of Figure $1, S U P=8.5 \mathrm{~V}, \mathrm{~V}_{G O N 1}=\mathrm{V}_{\mathrm{GON}}=30 \mathrm{~V}, \mathrm{~V}_{\mathrm{GOFF}}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{POS}}=\mathrm{V}_{\text {NEG }}=4 \mathrm{~V}, \mathbf{T}_{\mathbf{A}}=\mathbf{0}^{\circ} \mathbf{C}$ to $+\mathbf{8 5}{ }^{\circ} \mathbf{C}$. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ ，unless otherwise noted．）

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CONTROL INPUTS |  |  |  |  |  |
| SHDN Input－Low Voltage |  |  |  | 0.6 | V |
| SHDN Input－High Voltage | $1.8 \mathrm{~V} \leq \mathrm{V}$ IN $\leq 3.0 \mathrm{~V}$ | 1.8 |  |  | V |
|  | $3.0 \mathrm{~V} \leq \mathrm{V}$ IN $\leq 5.5 \mathrm{~V}$ | 2.0 |  |  |  |
| Maximum SHDN Input Current |  | －1 |  | ＋1 | $\mu \mathrm{A}$ |
| OP AMP |  |  |  |  |  |
| SUP Supply Range |  | 5 |  | 18 | V |
| SUP Overvoltage Threshold | （Note 1） | 18.1 | 19.0 | 19.9 | V |
| SUP Undervoltage Threshold | （Note 2） |  |  | 1.4 | V |
| Input Offset Voltage | $\mathrm{V}_{\text {NEG }}, \mathrm{V}_{\text {POS }}=\mathrm{V}_{\text {SUP }} / 2$ |  |  | 12 | mV |
| Input Bias Current | $\mathrm{V}_{\text {NEG }}, \mathrm{V}_{\text {POS }}=\mathrm{V}_{\text {SUP }} / 2$ | －50 |  | ＋50 | nA |
| Input Common－Mode Voltage Range |  | 0 |  | VSUP | V |
| VCOM Output－Voltage Swing High | $\mathrm{IVCOM}=5 \mathrm{~mA}$ | $\begin{aligned} & \hline \text { VSUP } \\ & -100 \end{aligned}$ | $\begin{gathered} \hline \text { VSUP } \\ -50 \\ \hline \end{gathered}$ |  | mV |
| VCOM Output－Voltage Swing Low | IVCOM $=-5 \mathrm{~mA}$ |  | 50 | 100 | mV |
| VCOM Output Current High | $V_{V C O M}=V_{\text {SUP }}-1 V$ |  | ＋75 |  | mA |
| VCOM Output Current Low | $V_{V C O M}=1 \mathrm{~V}$ |  | －75 |  | mA |
| Slew Rate |  |  | 40 |  | V／us |
| －3dB Bandwidth |  |  | 20 |  | MHz |
| VCOM Short－Circuit Current | Short to VSUP／2，sourcing | 50 | 150 |  | mA |
|  | Short to VSUP／2，sinking | 50 | 150 |  |  |
| HIGH－VOLTAGE SCAN DRIVER |  |  |  |  |  |
| GON1 Input－Voltage Range |  | 12 |  | 30 | V |
| GON2 Input－Voltage Range |  | 12 |  | 30 | V |
| GOFF Input－Voltage Range |  | －10 |  | －5 | V |
| GOFF Supply Current | A1－A8＝AGND，no load |  | 75 | 125 | $\mu \mathrm{A}$ |
| GON1 Supply Current | A1－A8＝AGND，no load |  | 30 | 60 | $\mu \mathrm{A}$ |
| GON2 Supply Current | A1－A8＝AGND，no load |  | 10 | 20 | $\mu \mathrm{A}$ |
| Output－Voltage Low（Y1－Y8） | IOUT $=10 \mathrm{~mA}$ |  | $\begin{gathered} \hline \text { VGOFF } \\ +0.3 \end{gathered}$ | $\begin{aligned} & \text { VGOFF } \\ & +1.0 \\ & \hline \end{aligned}$ | V |
| Output－Voltage High（Y1－Y6） | IOUT $=10 \mathrm{~mA}$ | $\begin{gathered} \mathrm{V}_{\mathrm{GON} 1} \\ -1.0 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{GON} 1} \\ -0.3 \end{gathered}$ |  | V |
| Output－Voltage High（Y7－Y8） | Iout $=10 \mathrm{~mA}$ | $\begin{gathered} \hline \mathrm{V}_{\mathrm{GON} 2} \\ -1.0 \\ \hline \end{gathered}$ | $\begin{gathered} \text { VGON2 } \\ -0.3 \end{gathered}$ |  | V |
| Propagation Delay | CLOAD $=100 \mathrm{pF}$（Note 3） |  | 40 | 80 | ns |
| Rise Time（ $\mathrm{Y} 1-\mathrm{Y} 8$ ） | CLOAD $=100 \mathrm{pF}$（Note 3） |  | 16 | 35 | ns |
| Fall Time（Y1－Y8） | CLOAD $=100 \mathrm{pF}$（Note 3） |  | 16 | 35 | ns |
| Maximum Operating Frequency | CLOAD $=100 \mathrm{pF}$（ Note 3） | 50 |  |  | kHz |

## Internal－Switch Boost Regulator with Integrated High－Voltage Level Shifter and Op Amp

## ELECTRICAL CHARACTERISTICS（continued）

$\left(\mathrm{V}_{I N}=\mathrm{V}_{\overline{S H D N}}=+3 \mathrm{~V}\right.$ ，Circuit of Figure 1，SUP $=8.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{GON}}=\mathrm{V}_{\mathrm{GON}}=30 \mathrm{~V}, \mathrm{~V}_{\mathrm{GOFF}}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{POS}}=\mathrm{V}_{\mathrm{NEG}}=4 \mathrm{~V}, \mathbf{T}_{\mathbf{A}}=\mathbf{0}^{\circ} \mathbf{C}$ to $+\mathbf{8 5}{ }^{\circ} \mathbf{C}$. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ ，unless otherwise noted．）

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CONTROL INPUTS |  |  |  |  |  |
| Logic Input－Voltage Threshold Rising（A1－A8） |  | 1.2 | 1.6 | 2.0 | V |
| Logic Input－Voltage Threshold Falling（A1－A8） |  | 0.7 | 0.9 | 1.12 | V |
| Logic Input－Voltage Hysteresis |  |  | 0.7 |  | V |
| Logic Input Bias Current（A1－A8） | $\mathrm{V}_{\text {A1－A8 }}=18 \mathrm{~V}$ |  | 20 | 45 | $\mu \mathrm{A}$ |

## ELECTRICAL CHARACTERISTICS

$\left(V_{I N}=V_{\overline{S H D N}}=+3 \mathrm{~V}\right.$ ，Circuit of Figure 1，SUP $=8 \mathrm{~V}, \mathrm{~V}_{G O N 1}=\mathrm{V}_{G O N}=30, \mathrm{~V}_{\mathrm{GOFF}}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{POS}}=\mathrm{V}_{\mathrm{NEG}}=4 \mathrm{~V}, \mathrm{OE}=0 \mathrm{~V}, \mathbf{T}_{\mathbf{A}}=-\mathbf{4 0 ^ { \circ }} \mathbf{C}$ to $+\mathbf{8 5}{ }^{\circ} \mathrm{C}$ ．）（Note 4）

| PARAMETER | CONDITIONS | MIN | TYP MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| IN Input－Voltage Range |  | 1.8 | 5.5 | V |
| IN Quiescent Current | $\mathrm{V}_{\mathrm{IN}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=1.5 \mathrm{~V}$ ，not switching |  | 0.1 | mA |
| IN Undervoltage Lockout | IN rising；100mV hysteresis（typ）；LX remains off below this level |  | 1.75 | V |
| BOOTSTRAP LINEAR REGULATOR（VL） |  |  |  |  |
| VL Output Voltage |  | 3.8 | 4.2 | V |
| VL Undervoltage Lockout | VL rising，200mV hysteresis（typ） | 2.4 | 3.0 | V |
| VL Maximum Output Current | $\mathrm{V}_{\mathrm{FB}}=1 \mathrm{~V}$ | 10 |  | mA |
| MAIN DC－DC CONVERTER |  |  |  |  |
| SUP Supply Current | $\mathrm{V}_{F B}=1.5 \mathrm{~V}$ ，no load |  | 2.8 | mA |
|  | $\mathrm{V}_{\mathrm{FB}}=1.1 \mathrm{~V}$ ，no load |  | 5.0 |  |
| Operating Frequency |  | 990 | 1350 | kHz |
| Oscillator Maximum Duty Cycle |  | 88 | 96 | \％ |
| FB Regulation Voltage | FB＝COMP | 1.216 | 1.254 | V |
| FB Transconductance | $\Delta \mathrm{l}=5 \mu \mathrm{~A}$ at COMP | 75 | 280 | $\mu \mathrm{S}$ |
| FB Fault Timer Trip Threshold | Falling edge | 0.96 | 1.04 | V |
| FB Undervoltage Switching Inhibit |  | 50 | 150 | mV |
| LX On－Resistance | $\mathrm{ILX}=200 \mathrm{~mA}$ |  | 330 | $\mathrm{m} \Omega$ |
| LX Current Limit | 65\％duty cycle | 1.6 | 2.2 | A |
| OP AMP |  |  |  |  |
| SUP Supply Range |  | 5 | 18 | V |
| SUP Overvoltage Fault Threshold | （Note 1） | 18 | 19.9 | V |
| SUP Undervoltage Fault Threshold | （Note 2） |  | 1.4 | V |
| Input Offset Voltage | $\mathrm{V}_{\text {NEG，}}$ V $\mathrm{POS}=\mathrm{V}_{\text {SUP }} / 2$ |  | 12 | mV |
| Input Common－Mode Voltage Range |  | 0 | VSUP | V |
| VCOM Output－Voltage Swing High | $\mathrm{IVCOM}=5 \mathrm{~mA}$ | $\begin{aligned} & \text { VSUP } \\ & -100 \end{aligned}$ |  | mV |
| VCOM Output－Voltage Swing Low | $\mathrm{IVCOM}=-5 \mathrm{~mA}$ |  | 100 | mV |
| VCOM Short－Circuit Current | Short to VSUP／2，sourcing | 50 |  | mA |
|  | Short to VSUP／ 2 ，sinking | 50 |  |  |

## Internal－Switch Boost Regulator with Integrated High－Voltage Level Shifter and Op Amp

## ELECTRICAL CHARACTERISTICS（continued）

$\left(\mathrm{V}_{\mathrm{IN}}=\mathrm{V} \overline{\mathrm{SHDN}}=+3 \mathrm{~V}\right.$ ，Circuit of Figure $1, S U P=8 \mathrm{~V}, \mathrm{~V}_{G O N 1}=\mathrm{V}_{\mathrm{GON}} 2=30, \mathrm{~V}_{\mathrm{GOFF}}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{POS}}=\mathrm{V}_{\mathrm{NEG}}=4 \mathrm{~V}, \mathrm{OE}=0 \mathrm{~V}, \mathbf{T}_{\mathbf{A}}=\mathbf{- 4 0 ^ { \circ }} \mathbf{C}$ to $+85^{\circ} \mathrm{C}$ ．）（Note 4）

| PARAMETER | CONDITIONS | MIN | TYP MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| HIGH－VOLTAGE SCAN DRIVER |  |  |  |  |
| GON1 Input－Voltage Range |  | 12 | 30 | V |
| GON2 Input－Voltage Range |  | 12 | 30 | V |
| GOFF Input－Voltage Range |  | －10 | －5 | V |
| GOFF Supply Current | A1－A8＝AGND，no load |  | 125 | $\mu \mathrm{A}$ |
| GON1 Supply Current | A1－A8＝AGND，no load |  | 60 | $\mu \mathrm{A}$ |
| GON2 Supply Current | A1－A8＝AGND，no load |  | 20 | $\mu \mathrm{A}$ |
| Output－Voltage Low（Y1－Y8） | IOUT $=10 \mathrm{~mA}$ |  | $\begin{gathered} \text { VGOFF } \\ +1 \end{gathered}$ | V |
| Output－Voltage High（Y1－Y6） | IOUT $=10 \mathrm{~mA}$ | $\begin{gathered} \mathrm{V}_{\mathrm{GON} 1} \\ -1 \end{gathered}$ |  | V |
| Output－Voltage High（Y7－Y8） | IOUT $=10 \mathrm{~mA}$ | $\begin{gathered} \hline \mathrm{VGON2}^{\prime} \\ \hline \end{gathered}$ |  | V |
| CONTROL INPUTS |  |  |  |  |
| Logic Input－Voltage Threshold Rising（A1－A8） |  | 1.2 | 2.0 | V |
| Logic Input－Voltage Threshold Falling（A1－A8） |  | 0.67 | 1.12 | V |
| Logic Input Bias Current（A1－A8） | $\mathrm{V}_{\text {A1－A8 }}=18 \mathrm{~V}$ |  | 55 | $\mu \mathrm{A}$ |

Note 1：Inhibits boost switching if SUP exceeds the overvoltage threshold．Switching resumes when SUP drops below the threshold．
Note 2：Boost switching is not enabled until SUP is above undervoltage threshold．
Note 3：Guaranteed by design，not production tested．
Note 4：$-40^{\circ} \mathrm{C}$ specifications are guaranteed by design，not production tested．

## Internal－Switch Boost Regulator with Integrated High－Voltage Level Shifter and Op Amp

（Circuit of Figure 1， $\mathrm{V}_{\mathrm{IN}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{MAIN}}=8.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ ，unless otherwise noted．）


STEP－UP CONVERTER SOFT－START
WITH HEAVY LOAD


## Internal－Switch Boost Regulator with Integrated High－Voltage Level Shifter and Op Amp

Typical Operating Characteristics（continued）
（Circuit of Figure 1， $\mathrm{V}_{I N}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{MAIN}}=8.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ ，unless otherwise noted．）


STEP－UP CONVERTER TIMER DELAY LATCH RESPONSE TO OVERLOAD



POWER－UP SEQUENCE OF ALL SUPPLY OUTPUTS



SUP SUPPLY CURRENT vs．TEMPERATURE

OPERATIONAL AMPLIFIER FREQUENCY RESPONSE


OPERATIONAL AMPLIFIER POWER－SUPPLY REJECTION RATIO


## Internal－Switch Boost Regulator with Integrated High－Voltage Level Shifter and Op Amp

Typical Operating Characteristics（continued）
（Circuit of Figure 1， $\mathrm{V}_{I N}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{MAIN}}=8.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ ，unless otherwise noted．）
OPERATIONAL AMPLIFIER RAIL－TO－RAIL INPUT／OUTPUT WAVEFORMS

OPERATIONAL AMPLIFIER LOAD－TRANSIENT RESPONSE


20us／div

OPERATIONAL AMPLIFIER LARGE－SIGNAL STEP RESPONSE

40us／div

OPERATIONAL AMPLIFIER SMALL－SIGNAL STEP RESPONSE


SCAN DRIVER PROPAGATION DELAY （RISING EDGE）



SCAN DRIVER PROPAGATION DELAY （FALLING EDGE）


## Internal－Switch Boost Regulator with Integrated High－Voltage Level Shifter and Op Amp

Pin Description

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| $\begin{gathered} 1,24,30 \\ 31,40 \end{gathered}$ | N．C． | No Connection．Not internally connected． |
| 2， 3 | PGND | Power Ground．Source connection of the internal step－up regulator power switch． |
| 4 | FB | Feedback Pin．Connect external resistor－divider tap here and minimize trace area．Set VOUT according to：VOUT $=1.235 \mathrm{~V}(1+\mathrm{R} 1 / \mathrm{R} 2)$（Figure 1）． |
| 5 | AGND | Ground |
| 6 | GON1 | Gate－On Supply．GON1 is the positive supply for the Y1－Y6 level－shifter circuitry．Bypass to AGND with a minimum $0.1 \mu \mathrm{~F}$ ceramic capacitor． |
| 7 | GOFF | Gate－Off Supply．GOFF is the negative supply voltage for the $\mathrm{Y} 1-\mathrm{Y} 8$ high－voltage driver outputs． Bypass to AGND with a minimum $0.1 \mu \mathrm{~F}$ ceramic capacitor． |
| 8－11 | A1－A4 | High－Voltage－Driver Logic－Level Inputs |
| 12－19 | Y1－Y8 | Level－Shifter High－Voltage Outputs |
| 20－23 | A5－A8 | High－Voltage－Driver Logic－Level Inputs |
| 25 | GON2 | Gate－On Supply．GON2 is the positive supply for the Y7 and Y8 level－shifter circuitry．Bypass to AGND with a minimum $0.1 \mu \mathrm{~F}$ ceramic capacitor． |
| 26 | AGND | Ground．Internally connected to pin 5. |
| 27 | COMP | Compensation Pin for Error Amplifier．Connect a series RC from this pin to AGND．Typical values are $100 \mathrm{k} \Omega$ and 220 pF ． |
| 28 | VL | 4V On－Chip Regulator Output．This regulator powers internal analog circuitry for the boost and op amp．Bypass VL to AGND with a $0.22 \mu \mathrm{~F}$ or greater ceramic capacitor． |
| 29 | BGND | Amplifier Ground |
| 32 | SUP | Op Amp and Internal VL Linear Regulator Supply Input．Bypass SUP to BGND with a $0.1 \mu \mathrm{~F}$ capacitor． |
| 33 | POS | Op Amp Noninverting Input |
| 34 | NEG | Op Amp Inverting Input |
| 35 | VCOM | Op Amp Output |
| 36 | $\overline{\text { SHDN }}$ | Shutdown Control Input．Pull $\overline{\text { SHDN }}$ low to turn off the DC－DC converter and high－voltage drivers only （VL and op amp remain on）． |
| 37 | IN | Supply Pin．Bypass to AGND with a minimum $0.1 \mu \mathrm{~F}$ ceramic capacitor． |
| 38， 39 | LX | Switching Node．Connect inductor／catch diode here and minimize trace area for lowest EMI． |
| － | EP | Exposed Backside Paddle |

## Internal－Switch Boost Regulator with Integrated High－Voltage Level Shifter and Op Amp



Figure 1．MAX17010 Typical Application Circuit

## Typical Application Circuit

The MAX17010 typical application circuit（Figure 1） generates a +8.5 V source－driver supply and approxi－ mately +22 V and -7 V gate－driver supplies for TFT dis－ plays．The input voltage range for the IC is from +1.8 V to +5.5 V ，but the Figure 1 circuit is designed to run from 2.7 V to 5.5 V ．Table 1 lists the recommended com－ ponents and Table 2 lists the contact information of component suppliers．

Table 1．Component List

| DESIGNATION | DESCRIPTION |
| :---: | :--- |
| C1 | 10 $\mu \mathrm{F}$, 6．3V X5R ceramic capacitor（1206） <br> TDK C3216X5ROJ106M |
| C2，C3 | $4.7 \mu \mathrm{~F}, 10 \mathrm{~V}$ X5R ceramic capacitors（1206） <br> TDK C3216X5R1A475M |
| D1 | 3A，30V Schottky diode（M－flat） <br> Toshiba CMS02 |
| D2，D3，D4 | 200mA，100V，dual，ultra－fast diodes（SOT23） <br> Fairchild MMBD4148SE |
| L1 | 3．6 $\mu \mathrm{H}, 1.8 \mathrm{~A}$ inductor <br> Sumida CMD6D11BHPNP－3R6MC |

## Internal－Switch Boost Regulator with Integrated High－Voltage Level Shifter and Op Amp

Table 2．Component Suppliers

| SUPPLIER | PHONE | FAX | WEBSITE |
| :--- | :---: | :---: | :--- |
| Fairchild | $408-822-2000$ | $408-822-2102$ | www．fairchildsemi．com |
| Sumida | $847-545-6700$ | $847-545-6720$ | www．sumida．com |
| TDK | $847-803-6100$ | $847-390-4405$ | www．component．tdk．com |
| Toshiba | $949-455-2000$ | $949-859-3963$ | www．toshiba．com／taec |

Note：Indicate that you are using the MAX17010 when contacting these component suppliers．


Figure 2．MAX17010 Functional Diagram

## Detailed Description

The MAX17010 contains a high－performance step－up switching regulator，a high－speed op amp，and a high－ voltage，level－shifting scan driver optimized for active－ matrix TFT LCDs．Figure 2 shows the MAX17010 functional diagram．

Step－Up Regulator
The step－up regulator employs a current－mode，fixed－fre－ quency PWM architecture to maximize loop bandwidth
and provide fast transient response to pulsed loads found in source drivers of TFT LCD panels．The high switching frequency（ 1.2 MHz ）allows the use of low－pro－ file inductors and ceramic capacitors to minimize the thickness of LCD panel designs．The integrated high－effi－ ciency MOSFET and the IC＇s built－in digital soft－start functions reduce the number of external components required while controlling inrush current．The output volt－ age can be set from 5 V to 18 V with an external resistive voltage－divider．

# Internal－Switch Boost Regulator with Integrated High－Voltage Level Shifter and Op Amp 

The regulator controls the output voltage，and the power delivered to the output，by modulating the duty cycle（D） of the internal power MOSFET in each switching cycle． The duty cycle of the MOSFET is approximated by：

$$
D \approx \frac{V_{M A I N}-V_{I N}}{V_{M A I N}}
$$

Figure 3 shows the block diagram of the step－up regu－ lator．An error amplifier compares the signal at FB to 1.235 V and changes the COMP output．The voltage at COMP determines the current trip point each time the internal MOSFET turns on．As the load varies，the error amplifier sources or sinks current to the COMP output accordingly，to produce the inductor peak current ne－ cessary to service the load．To maintain stability at high duty cycles，a slope－compensation signal is summed with the current－sense signal．
On the rising edge of the internal clock，the controller sets a flip－flop，turning on the n－channel MOSFET，and applying the input voltage across the inductor．The cur－ rent through the inductor ramps up linearly，storing energy in its magnetic field．Once the sum of the cur－ rent－feedback signal and the slope compensation
exceed the COMP voltage，the controller resets the flip－ flop and turns off the MOSFET．Since the inductor cur－ rent is continuous，a transverse potential develops across the inductor that turns on the diode（D1）．The voltage across the inductor then becomes the diffe－ rence between the output voltage and the input volt－ age．This discharge condition forces the current through the inductor to ramp back down，transferring the energy stored in the magnetic field to the output capacitor and the load．The MOSFET remains off for the rest of the clock cycle．

Undervoltage Lockout（UVLO）
The undervoltage lockout（UVLO）circuit compares the input voltage at IN with the UVLO threshold（1．3V rising and 1.2 V falling）to ensure that the input voltage is high enough for reliable operation．The 100 mV （typ）hysteresis prevents supply transients from causing a restart．Once the input voltage exceeds the UVLO rising threshold， startup begins．When the input voltage falls below the UVLO falling threshold，the controller turns off the main step－up regulator and the linear regulator outputs，dis－ ables the switch－control block，and the op amp outputs are high impedance．


Figure 3．Step－Up Regulator Block Diagram

# Internal－Switch Boost Regulator with Integrated High－Voltage Level Shifter and Op Amp 


#### Abstract

Linear Regulator（VL） The MAX17010 includes an internal 4V linear regulator． SUP is the input of the linear regulator．The input voltage range is between 5 V and 18 V ．The output of the linear regulator（ VL ）is set to 4 V （typ）．The regulator powers all the internal circuitry including the MOSFET gate driver． Bypass the VL pin to AGND with a $0.22 \mu \mathrm{~F}$ or greater ceramic capacitor．SUP should be directly connected to the output of the step－up regulator．This feature signifi－ cantly improves the efficiency at low input voltages．


## Bootstrapping and Soft－Start

The MAX17010 features bootstrapping operation．In nor－ mal operation，the internal linear regulator supplies power to the internal circuitry．The input of the linear reg－ ulator（SUP）should be directly connected to the output of the step－up regulator．The MAX17010 is enabled when the input voltage at SUP is above 1.4 V and the fault latch is not set．After being enabled，the regulator starts open－ loop switching to generate the supply voltage for the linear regulator．Step－up switching is inhibited if the step－ up output voltage（VMAIN）exceeds the voltage on the SUP input．The internal reference block turns on when the VL voltage exceeds 2.7 V （typ）．When the reference volt－ age reaches regulation，the PWM controller and the cur－ rent－limit circuit are enabled and the step－up regulator enters soft－start．During soft－start，the main step－up regu－ lator directly limits the peak inductor current，allowing from zero up to the full current－limit value in 128 equal current steps．The maximum load current is available after the output voltage reaches regulation（which ter－ minates soft－start），or after the soft－start timer expires in approximately 3 ms ．The soft－start routine minimizes the inrush current and voltage overshoot，and ensures a well－defined startup behavior．

Fault Protection
During steady－state operation，the MAX17010 monitors the FB voltage．If the FB voltage does not exceed 1 V （typ），the MAX17010 activates an internal fault timer．If there is a continuous fault for the fault－timer duration， the MAX17010 sets the fault latch，shutting down all the outputs except VL．Once the fault condition is removed， cycle the input voltage to clear the fault latch and reac－ tivate the device．The fault－detection circuit is disabled during the soft－start time．
The MAX17010 monitors the SUP voltage for undervolt－ age and overvoltage conditions．If the SUP voltage is below 1.4 V （typ）or above 19 V （typ），the MAX17010 dis－ ables the gate driver of the step－up regulator and pre－ vents the internal MOSFET from switching．The SUP undervoltage and overvoltage conditions do not set the fault latch．

## Op Amps

The MAX17010 has an op amp that is typically used to drive the LCD backplane（VCOM）and／or the gamma－ correction－divider string．The op amp features $\pm 150 \mathrm{~mA}$ output short－circuit current， $45 \mathrm{~V} / \mu \mathrm{s}$ slew rate，and 12 MHz bandwidth．While the op amp is a rail－to－rail input and output design，its accuracy is significantly degraded for input voltages within 1 V of its supply rails （SUP and VGND）．

Short－Circuit Current Limit The op amp limits short－circuit current to approximately $\pm 150 \mathrm{~mA}$ if the output is directly shorted to SUP or to AGND．If the short－circuit condition persists，the junction temperature of the IC rises until it reaches the thermal－ shutdown threshold $\left(+160^{\circ} \mathrm{C}\right.$ typ）．Once the junction temperature reaches the thermal－shutdown threshold，an internal thermal sensor immediately sets the thermal fault latch，shutting off all the IC＇s outputs except VL．The device remains inactive until the input voltage is cycled．

## Driving Pure Capacitive Load

The op amp is typically used to drive the LCD back－ plane（VCOM）or the gamma－correction－divider string． The LCD backplane consists of a distributed series capacitance and resistance，a load that can be easily driven by the op amp．However，if the op amp is used in an application with a pure capacitive load，steps must be taken to ensure stable operation．
As the op amp＇s capacitive load increases，the amplifier＇s bandwidth decreases and the gain peaking increases．A $5 \Omega$ to $50 \Omega$ small resistor placed between VCOM and the capacitive load reduces peaking but also reduces the gain．An alternative method of reducing peaking is to place a series RC network（snubber）in parallel with the capacitive load．The RC network does not continuously load the output or reduce the gain．

## High－Voltage Level－Shifting Scan Driver

 The MAX17010 includes eight logic－level to high－volt－ age level－shifting buffers，which can buffer eight logic inputs（A1－A8）and shift them to a desired level（Y1－Y8） to drive TFT－LCD row logic．The driver outputs，Y1－Y8， swing between their power－supply rails，according to the input－logic level on A1－A8．The driver output is GOFF when its respective input is logic low，and GON＿ when its respective input is logic high．These eight dri－ ver channels are grouped for different high－level sup－ plies．A1－A6 are supplied from GON1，and A7 and A8 are supplied from GON2．GON1 and GON2 can be tied together to make A1－A8 use identical supplies．
# Internal－Switch Boost Regulator with Integrated High－Voltage Level Shifter and Op Amp 

The high－voltage，level－shifting scan drivers are designed to drive the TFT panels with row－drivers inte－ grated on the panel glass．Its eight outputs swing from +30 V （max）to -6.3 V （min）and can swiftly drive capaci－ tive loads．The typical propagation delays are 40ns， with fast 16 ns rise－and－fall times．The buffers can oper－ ate at frequencies up to 50 kHz ．

Thermal－Overload Protection
The thermal－overload protection prevents excessive power dissipation from overheating the device．When the junction temperature exceeds $T J=+160^{\circ} \mathrm{C}$ ，a ther－ mal sensor immediately activates the fault protection， which shuts down all outputs except VL，allowing the device to cool down．Once the device cools down by approximately $15^{\circ} \mathrm{C}$ ，cycle the input voltage（below the UVLO－falling threshold）to clear the fault latch and reactivate the device．
The thermal－overload protection protects the controller in the event of fault conditions．For continuous operation， do not exceed the absolute maximum junction tempera－ ture rating of $\mathrm{T} J=+150^{\circ} \mathrm{C}$ ．

## Design Procedure

## Main Step－Up Regulator

## Inductor Selection

The minimum inductance value，peak current rating，and series resistance are factors to consider when selecting the inductor．These factors influence the converter＇s effi－ ciency，maximum output－load capability，transient response time，and output－voltage ripple．Physical size and cost are also important factors to be considered．
The maximum output current，input voltage，output volt－ age，and switching frequency determine the inductor value．Very high inductance values minimize the current ripple and therefore reduce the peak current，which decreases core losses in the inductor and $I^{2} R$ losses in the entire power path．However，large inductor values also require more energy storage and more turns of wire， which increase physical size and can increase $I^{2}$ R losses in the inductor．Low inductance values decrease the physical size but increase the current ripple and peak current．Finding the best inductor involves choosing the best compromise between circuit efficiency，inductor size，and cost．
The equations used here include a constant（LIR）， which is the ratio of the inductor peak－to－peak ripple current to the average DC inductor current at the full－ load current．The best trade－off between inductor size and circuit efficiency for step－up regulators generally has an LIR between 0.3 and 0．5．However，depending on the AC characteristics of the inductor core material
and ratio of inductor resistance to other power－path resistances，the best LIR can shift up or down．If the inductor resistance is relatively high，more ripple can be accepted to reduce the number of turns required and increase the wire diameter．If the inductor resis－ tance is relatively low，increasing inductance to lower the peak current can decrease losses throughout the power path．If extremely thin high－resistance inductors are used，as is common for LCD panel applications，the best LIR can increase to between 0.5 and 1．0．
Once a physical inductor is chosen，higher and lower values of the inductor should be evaluated for efficiency improvements in typical operating regions．
Calculate the approximate inductor value using the typi－ cal input voltage（VIN），the maximum output current （IMAIN（MAX）），the expected efficiency（ $\eta$ TYP）taken from an appropriate curve in the Typical Operating Characteristics，and an estimate of LIR based on the above discussion：

$$
L=\left(\frac{V_{I N}}{V_{\text {MAIN }}}\right)^{2}\left(\frac{V_{\text {MAIN }}-V_{I N}}{\operatorname{lMAIN(MAX)\times fOSC}}\right)\left(\frac{\eta_{T Y P}}{L I R}\right)
$$

Choose an available inductor value from an appropriate inductor family．Calculate the maximum DC input cur－ rent at the minimum input voltage $\mathrm{VIN}(\mathrm{MIN})$ using con－ servation of energy and the expected efficiency at that operating point（ $\eta \mathrm{MIN}$ ）taken from an appropriate curve in the Typical Operating Characteristics：

$$
\operatorname{liN}(\mathrm{DC}, \mathrm{MAX})=\frac{\operatorname{MAIN}(\mathrm{MAX}) \times \mathrm{V}_{\mathrm{MAIN}}}{\operatorname{VIN}(\mathrm{MIN}) \times \eta_{\mathrm{MIN}}}
$$

Calculate the ripple current at that operating point and the peak current required for the inductor：

$$
\begin{gathered}
\text { IRIPPLE }=\frac{\mathrm{VIN}_{\mathrm{ININ})} \times\left(\mathrm{V}_{\text {MAIN }}-\mathrm{V}_{\text {IN }(\mathrm{MIN})}\right)}{L \times \mathrm{V}_{\text {MAIN }} \times \mathrm{fOSC}} \\
\text { IPEAK }=\operatorname{IIN}(D C, M A X)+\frac{\text { IRIPPLE }}{2}
\end{gathered}
$$

The inductor＇s saturation current rating and the MAX17010＇s LX current limit（ILIM）should exceed IPEAK and the inductor＇s DC current rating should exceed $\operatorname{lin}(D C, M A X)$ ．For good efficiency，choose an inductor with less than $0.1 \Omega$ series resistance．
Considering the Typical Operating Circuit，the maximum load current（IMAIN（MAX））is 300 mA ，with an 8.5 V output and a typical input voltage of 3 V ．Choosing an LIR of 0.45 and estimating efficiency of $85 \%$ at this operating point：

$$
\mathrm{L}=\left(\frac{3 \mathrm{~V}}{8.5 \mathrm{~V}}\right)^{2}\left(\frac{8.5 \mathrm{~V}-3 \mathrm{~V}}{0.3 \mathrm{~A} \times 1.2 \mathrm{MHz}}\right)\left(\frac{0.85}{0.5}\right) \approx 3.6 \mu \mathrm{H}
$$

## Internal－Switch Boost Regulator with Integrated High－Voltage Level Shifter and Op Amp

Using the circuit＇s minimum input voltage（2．2V）and estimating efficiency of $80 \%$ at that operating point：

$$
\operatorname{lin}_{\mathrm{N}}(\mathrm{DC}, \mathrm{MAX})=\frac{0.3 \mathrm{~A} \times 8.5 \mathrm{~V}}{2.2 \mathrm{~V} \times 0.8} \approx 1.45 \mathrm{~A}
$$

The ripple current and the peak current are：

$$
\begin{gathered}
\text { IRIPPLE }=\frac{2.2 \mathrm{~V} \times(8.5 \mathrm{~V}-2.2 \mathrm{~V})}{3.6 \mu \mathrm{H} \times 8.5 \mathrm{~V} \times 1.2 \mathrm{MHz}} \approx 0.38 \mathrm{~A} \\
\text { IPEAK }=1.45 \mathrm{~A}+\frac{0.38 \mathrm{~A}}{2} \approx 1.64 \mathrm{~A}
\end{gathered}
$$

## Output Capacitor Selection

The total output－voltage ripple has two components：the capacitive ripple caused by the charging and dis－ charging of the output capacitance，and the ohmic rip－ ple due to the capacitor＇s equivalent series resistance （ESR）：

$$
\begin{aligned}
& \mathrm{V}_{\mathrm{RIPPLE}}=\mathrm{V}_{\mathrm{RIPPLE}}(\mathrm{C})+\mathrm{V}_{\mathrm{RIPPLE}}(\mathrm{ESR}) \\
& \mathrm{V}_{\mathrm{RIPPLE}}(\mathrm{C}) \approx \frac{\operatorname{MAIN}}{\mathrm{COUT}}\left(\frac{\mathrm{~V}_{\mathrm{MAIN}}-\mathrm{V}_{\text {IN }}}{\mathrm{V}_{\mathrm{MAINfOSC}}}\right)
\end{aligned}
$$

and：

$$
\mathrm{V}_{\mathrm{RIPPLE}}(\mathrm{ESR}) \approx \operatorname{lPEAK} R \mathrm{ESR}(\mathrm{COUT})
$$

where IPEAK is the peak inductor current（see the Inductor Selection section）．For ceramic capacitors，the output－voltage ripple is typically dominated by $V_{\text {RIPPLE（C）．}}$ ．The voltage rating and temperature charac－ teristics of the output capacitor must also be considered．

## Input Capacitor Selection

The input capacitor $(\mathrm{CIN})$ reduces the current peaks drawn from the input supply and reduces noise injec－ tion into the IC．A 10 FF ceramic capacitor is used in the Typical Applications Circuit（Figure 1）because of the high source impedance seen in typical lab setups． Actual applications usually have much lower source impedance since the step－up regulator often runs directly from the output of another regulated supply． Typically，CIN can be reduced below the values used in the Typical Applications Circuit．Ensure a low－noise supply at IN by using adequate CIN．Alternatively， greater voltage variation can be tolerated on CIN if IN is decoupled from Cin using an RC lowpass filter，as shown in Figure 1.

## Rectifier Diode

The MAX17010＇s high switching frequency demands a high－speed rectifier．Schottky diodes are recommended for most applications because of their fast recovery time and low forward voltage．In general，a 2A Schottky diode complements the internal MOSFET well．

Output Voltage Selection The output voltage of the main step－up regulator is adjusted by connecting a resistive voltage－divider from the output（VMAIN）to AGND with the center tap con－ nected to FB（see Figure 1）．Select R2 in the $10 k \Omega$ to $50 \mathrm{k} \Omega$ range．Calculate R 1 with the following equation：

$$
\mathrm{R} 1=\mathrm{R} 2 \times\left(\frac{\mathrm{V}_{\mathrm{MAIN}}}{\mathrm{~V}_{\mathrm{REF}}}-1\right)
$$

where $V_{\text {REF }}$ ，the step－up regulator＇s feedback set point， is 1.235 V ．Place R1 and R2 close to the IC．

## Loop Compensation

Choose RCOMP to set the high－frequency integrator gain for fast transient response．Choose CCOMP to set the integrator zero to maintain loop stability．
For low－ESR output capacitors，use the following equa－ tions to obtain stable performance and good transient response：

$$
\begin{aligned}
& \mathrm{R}_{\mathrm{COMP}} \approx \frac{1000 \times \mathrm{V}_{\text {IN }} \times \mathrm{V}_{\mathrm{OUT}} \times \mathrm{C}_{\mathrm{OUT}}}{L \times I_{\mathrm{MAIN}(\mathrm{MAX})}} \\
& \mathrm{C}_{\mathrm{COMP}} \approx \frac{\mathrm{~V}_{\mathrm{OUT}} \times \mathrm{COUT}^{10 \times \operatorname{IMAIN}(\mathrm{MAX}) \times \mathrm{R}_{\mathrm{COMP}}}}{}
\end{aligned}
$$

To further optimize transient response，vary RCOMP in $20 \%$ steps and Ccomp in $50 \%$ steps，while observing transient response waveforms．

## Applications Information

## Power Dissipation

An IC＇s maximum power dissipation depends on the thermal resistance from the die to the ambient environ－ ment，and the ambient temperature．The thermal resis－ tance depends on the IC package，PCB copper area， other thermal mass，and airflow．
The MAX17010，with its exposed backside paddle sol－ dered to an internal ground layer in a typical multilayer PCB，can dissipate about 2.8 W into $+70^{\circ} \mathrm{C}$ still air． More PCB copper，cooler ambient air，and more airflow increase the possible dissipation，while less copper or warmer air decreases the IC＇s dissipation capability． The major components of power dissipation are the power dissipated in the step－up regulator and the power dissipated by the op amps．

# Internal－Switch Boost Regulator with Integrated High－Voltage Level Shifter and Op Amp 

## Step－Up Regulator

The largest portions of power dissipation in the step－up regulator are the internal MOSFET，inductor，and the out－ put diode．If the step－up regulator has $90 \%$ efficiency， about $3 \%$ to $5 \%$ of the power is lost in the internal MOSFET，about $3 \%$ to $4 \%$ in the inductor，and about $1 \%$ in the output diode．The remaining $1 \%$ to $3 \%$ is distri－ buted among the input and output capacitors and the PCB traces．If the input power is about 5 W ，the power lost in the internal MOSFET is about 150 mW to 250 mW ．

## Op Amp

The power dissipated in the op amp depends on its out－ put current，the output voltage，and the supply voltage：

$$
\begin{gathered}
\text { PDSOURCE }=\operatorname{IVCOM}(\text { SOURCE }) \times(\text { VSUP }- \text { VVOUT }) \\
\text { PDSINK }=\operatorname{IVCOM}(\text { SINK }) \times \mathrm{V}_{\text {VOUT }}
\end{gathered}
$$

where IVCOM（SOURCE）is the output current sourced by the op amp，and IVCOM（SINK）is the output current that the op amp sinks．
In a typical case where the supply voltage is 8.5 V ，and the output voltage is 4 V with an output source current of 30 mA ，the power dissipated is 135 mV ．

## PCB Layout and Grounding

Careful PCB layout is important for proper operation． Use the following guidelines for good PCB layout：
1）Minimize the area of high－current loops by placing the inductor，output diode，and output capacitors near the input capacitors and near the LX and PGND pins．The high－current input loop goes from the positive terminal of the input capacitor to the inductor，to the IC＇s LX pins，out of PGND，and to the input capacitor＇s negative terminal．The high－ current output loop is from the positive terminal of the input capacitor to the inductor，to the output diode（D1），to the positive terminal of the output capacitors，reconnecting between the output－ capacitor and input－capacitor ground terminals． Connect these loop components with short，wide connections．Avoid using vias in the high－current paths．If vias are unavoidable，use many vias in parallel to reduce resistance and inductance．

2）Create a power ground island（PGND）consisting of the input－and output－capacitor grounds，PGND pin， and any charge－pump components．Connect all these together with short，wide traces or a small ground plane．Maximizing the width of the power－ ground traces improves efficiency and reduces out－ put－voltage ripple and noise spikes．Create an analog ground plane（AGND）consisting of the AGND pin，all the feedback－divider ground connec－ tions，the op－amp－divider ground connections，the COMP capacitor ground connection，the SUP and VL bypass－capacitor ground connections，and the device＇s exposed backside pad．Connect the AGND and PGND islands by connecting the PGND pin directly to the exposed backside pad．Make no other connections between these separate ground planes．
3）Place the feedback－voltage－divider resistors as close to the feedback pin as possible．The divider＇s center trace should be kept short．Placing the resistors far away causes the FB trace to become an antenna that can pick up switching noise．Care should be taken to avoid running the feedback trace near LX or the switching nodes in the charge pumps．
4）Place the $I N$ pin and VL pin bypass capacitors as close to the device as possible．The ground connec－ tions of the IN and VL bypass capacitors should be connected directly to the AGND pin or the IC＇s back－ side pad with a wide trace．
5）Minimize the length and maximize the width of the traces between the output capacitors and the load for best transient responses．
6）Minimize the size of the LX node while keeping it wide and short．Keep the LX node away from the feedback node and analog ground．Use DC traces as shield if necessary．
7）Refer to the MAX17010 evaluation kit for an example of proper board layout．

## Internal－Switch Boost Regulator with Integrated High－Voltage Level Shifter and Op Amp

$\qquad$ Pin Configuration


TRANSISTOR COUNT： 9202
PROCESS：BiCMOS
$\qquad$
For the latest package outline information，go to www．maxim－ic．com／packages

