查询"100150W-MIL"供应商 # F100150 Hex D Latch ### **General Description** The F100150 contains six D-type latches with true and complement outputs, a pair of common Enables ( $\mathbb{E}_a$ and $\mathbb{E}_b$ ), and a common Master Reset (MR). A Q output follows its D input when both $\mathbb{E}_a$ and $\mathbb{E}_b$ are LOW. When either $\mathbb{E}_a$ or $\mathbb{E}_b$ (or both) are HIGH, a latch stores the last valid data present on its D input before $\mathbb{E}_a$ or $\mathbb{E}_b$ went HIGH. The MR input overrides all other inputs and makes the Q outputs LOW. All inputs have 50 $k\Omega$ pull-down resistors. Refer to the F100350 datasheet for: PCC packaging Lower power Military versions Extended voltage specs (-4.2V to -5.7V) Ordering Code: See Section 8 # **Logic Symbol** | TIL | /F/ | 98 | 58 | -3 | |-----|-----|----|----|----| | Pin Names | Description | |-----------------------------------|-----------------------------------| | D <sub>0</sub> -D <sub>5</sub> | Data Inputs | | $\overline{E}_a, \overline{E}_b$ | Common Enable Inputs (Active LOW) | | MR | Asynchronous Master Reset Input | | Q <sub>0</sub> -Q <sub>5</sub> | Data Outputs | | $\overline{Q}_0 - \overline{Q}_5$ | Complementary Data Outputs | # **Connection Diagrams** TL/F/9858-1 TL/F/9858-2 # **Logic Diagram** TL/F/9858-5 # Truth Tables (Each Latch) #### **Latch Operation** | | Inp | Outputs | | | |----|-----|---------|----|----------| | Dn | Ēa | Ēb | MR | Qn | | L | L | L | L | L | | н | L : | L | L | н | | X | Н | х | L | Latched* | | X | X | Н | L | Latched* | #### **Asynchronous Operation** | | Inputs | | | | | | |----|--------|----|----|----------------|--|--| | Dn | Ea | Ēb | MR | Q <sub>n</sub> | | | | Х | х | Х | Н | L | | | <sup>\*</sup>Retains data present before E positive transition H = HIGH Voltage Level L = LOW Voltage Level X = Don't Care #### Absolute Maximum Ratings Above which the useful life may be impaired. (Note 1) If Military/Aerospace specified devices are required, please compact the Wational Someon successions Office/Distributors for availability and specifications. Storage Temperature -65°C to +150°C +150°C Maximum Junction Temperature (T<sub>.1</sub>) Case Temperature under Bias (Tc) 0°C to +85°C -7.0V to +0.5VV<sub>FF</sub> Pin Potential to Ground Pin $V_{EE}$ to +0.5VInput Voltage (DC) -50 mA Output Current (DC Output HIGH) -5.7V to -4.2V Operating Range (Note 2) #### **DC Electrical Characteristics** $V_{EE} = -4.5V$ , $V_{CC} = V_{CCA} = GND$ , $T_{C} = 0^{\circ}C$ to $+85^{\circ}C$ (Note 3) | Symbol | Parameter | Min | Тур | Max | Units | Condition | Conditions (Note 4) | | |------------------|---------------------|--------|-------|--------|-------|-----------------------------------------|---------------------|--| | V <sub>OH</sub> | Output HIGH Voltage | -1025 | -955 | -880 | m∨ | V <sub>IN</sub> = V <sub>IH</sub> (Max) | Loading with | | | V <sub>OL</sub> | Output LOW Voltage | -1810 | -1705 | -1620 | | or V <sub>IL (Min)</sub> | 50Ω to -2.0V | | | V <sub>OHC</sub> | Output HIGH Voltage | - 1035 | | | m∨ | $V_{IN} = V_{IH (Min)}$ | Loading with | | | Volc | Output LOW Voltage | | | -1610 | | or V <sub>IL (Max)</sub> | 50Ω to -2.0V | | | V <sub>IH</sub> | Input HIGH Voltage | 1165 | | -880 | mV | Guaranteed HIGH Signal for All Inputs | | | | V <sub>IL</sub> | Input LOW Voltage | -1810 | | - 1475 | m∨ | Guaranteed LOW Signal for All Inputs | | | | I <sub>IL</sub> | Input LOW Current | 0.50 | | | μА | VIN = VIL (Min) | | | ## **DC Electrical Characteristics** $V_{FE} = -4.2V$ , $V_{CC} = V_{CCA} = GND$ , $T_{C} = 0^{\circ}C$ to +85°C (Note 3) | | , 00 00/1 | | | | | | | | | |------------------|---------------------|-------|---------|-------|-------|---------------------------------------|--------------|--|--| | Symbol | Parameter | Min | Min Typ | Max | Units | Conditions (Note 4) | | | | | V <sub>OH</sub> | Output HIGH Voltage | -1020 | | -870 | mV | $V_{IN} = V_{IH (Max)}$ | Loading with | | | | V <sub>OL</sub> | Output LOW Voltage | -1810 | | 1605 | | or V <sub>IL (Min)</sub> | 50Ω to -2.0V | | | | V <sub>OHC</sub> | Output HIGH Voltage | -1030 | | | | $V_{IN} = V_{IH (Min)}$ | Loading with | | | | V <sub>OLC</sub> | Output LOW Voltage | | | 1595 | | or V <sub>IL (Max)</sub> | 50Ω to -2.0 | | | | V <sub>IH</sub> | Input HIGH Voltage | -1150 | | -870 | m∨ | Guaranteed HIGH Signal for All Inputs | | | | | V <sub>IL</sub> | Input LOW Voltage | -1810 | | -1475 | mV | Guaranteed LOW Signal for All Inputs | | | | | I <sub>IL</sub> | Input LOW Current | 0.50 | | | μА | $V_{IN} = V_{IL (Min)}$ | | | | #### **DC Electrical Characteristics** $V_{EE} = -4.8V$ , $V_{CC} = V_{CGA} = GND$ , $T_{C} = 0^{\circ}C$ to $+85^{\circ}C$ (Note 3) | Symbol | Parameter | Min | Тур | Max | Units | Condition | s (Note 4) | | |------------------|---------------------|--------|-----|-------|-------|---------------------------------------|--------------|--| | V <sub>OH</sub> | Output HIGH Voltage | -1035 | | -880 | m∨ | $V_{IN} = V_{IH \text{ (Max)}}$ | Loading with | | | V <sub>OL</sub> | Output LOW Voltage | -1830 | | -1620 | | or V <sub>IL (Min)</sub> | 50Ω to -2.0V | | | VOHC | Output HIGH Voltage | - 1045 | | | mV | $V_{IN} = V_{IH (Min)}$ | Loading with | | | V <sub>OLC</sub> | Output LOW Voltage | | | -1610 | | or V <sub>IL (Max)</sub> | 50Ω to -2.0 | | | V <sub>IH</sub> | Input HIGH Voltage | -1165 | | -880 | m∨ | Guaranteed HIGH Signal for All Inputs | | | | V <sub>IL</sub> | Input LOW Voltage | -1830 | | 1490 | mV | Guaranteed LOW Signal for All Inputs | | | | I <sub>IL</sub> | Input LOW Current | 0.50 | | | μΑ | $V_{IN} = V_{IL (Min)}$ | | | Note 1: Absolute maximum ratings are those values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 2: Parametric values specified at -4.2V to -4.8V. Note 3: The specified limits represent the "worst case" value for the parameter. Since these "worst case" values normally occur at the temperature extremes, additional noise immunity and guard banding can be achieved by decreasing the allowable system operating ranges. Note 4: Conditions for testing shown in the tables are chosen to guarantee operation under "worst case" conditions. #### **DC Electrical Characteristics** $V_{EE} = -4.2 V$ to -4.8 V unless otherwise specified, $V_{CC} = V_{CCA} = GND$ , $T_C = 0$ °C to +85°C | Symbol | Parameter | Min | Тур | Max | Units | Conditions | |--------------------|---------------------------------------------------------|----------|------|-------------------|-------|-----------------------------------------| | i <mark>直间"</mark> | UUT Mplv/ MrGN/ Ourreint + / ) 15<br>MR<br>Dn<br>Ea, Eb | <u>1</u> | | 450<br>340<br>520 | μΑ | V <sub>IN</sub> = V <sub>IH</sub> (Max) | | IEE | Power Supply Current | 159 | -113 | -79 | mA | Inputs Open | # Ceramic Dual-In-Line Package AC Electrical Characteristics $V_{\text{EE}} = -4.2 V$ to -4.8 V, $V_{\text{CC}} = V_{\text{CCA}} = \text{GND}$ | Symbol | Parameter | T <sub>C</sub> = 0°C | | T <sub>C</sub> = +25°C | | T <sub>C</sub> = +85°C | | Units | Conditions | |--------------------------------------|----------------------------------------------------------------|----------------------|----------|------------------------|------|------------------------|------|-------|-----------------| | Cymbol | Fai ailletei | Min | Max | Min | Max | Min | Max | Ointa | Conditions | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay D <sub>n</sub> to Output (Transparent Mode) | 0.45 | 1.50 | 0.50 | 1.40 | 0.50 | 1.50 | ns | Figures 1 and 2 | | t <sub>PLH</sub> | Propagation Delay<br>E <sub>a</sub> , E <sub>b</sub> to Output | 0.75 | 2.05 | 0.75 | 1.85 | 0.75 | 2.05 | ns | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>MR to Output | 0.80 | 2.40 | 0.90 | 2.40 | 0.90 | 2.60 | ns | Figures 1 and 3 | | t <sub>TLH</sub><br>t <sub>THL</sub> | Transition Time<br>20% to 80%, 80% to 20% | 0.45 | 1.70 | 0.45 | 1.60 | 0.45 | 1.60 | ns | Figures 1 and 2 | | t <sub>s</sub> | Setup Time D <sub>0</sub> -D <sub>5</sub> MR (Release Time) | 0.70<br>2.10 | | 0.70<br>2.10 | | 0.70<br>2.10 | | ns | Figures 3 and 4 | | th | Hold Time, D <sub>0</sub> -D <sub>5</sub> | 0.70 | | 0.70 | | 0.70 | | ns | Figure 4 | | t <sub>pw</sub> (L) | Pulse Width LOW<br>E <sub>a</sub> , E <sub>b</sub> | 2.00 | | 2.00 | | 2.00 | | ns | Figure 2 | | t <sub>pw</sub> (H) | Pulse Width HIGH, MR | 2.00 | <u> </u> | 2.00 | | 2.00 | | ns | Figure 3 | # **Cerpak AC Electrical Characteristics** $V_{FF} = -4.2V$ to -4.8V, $V_{CC} = V_{CCA} = GND$ | Symbol | Parameter | T <sub>C</sub> = 0°C | | T <sub>C</sub> = | + 25°C | T <sub>C</sub> = | + 85°C | Units | Conditions | |--------------------------------------|---------------------------------------------------------------------|----------------------|------|------------------|--------|------------------|--------|-------|-----------------| | Symbol | Faiametei | Min | Max | Min | Max | Min | Max | Oimis | Conditions | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>D <sub>n</sub> to Output<br>(Transparent Mode) | 0.45 | 1.30 | 0.50 | 1.20 | 0.50 | 1.30 | ns | Figures 1 and 2 | | t <sub>PLH</sub> | Propagation Delay<br>E <sub>a</sub> , E <sub>b</sub> to Output | 0.75 | 1.85 | 0.75 | 1.65 | 0.75 | 1.85 | ns | _ | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>MR to Output | 0.80 | 2.20 | 0.90 | 2.20 | 0.90 | 2.40 | ns | Figures 1 and 3 | | t <sub>TLH</sub><br>t <sub>THL</sub> | Transition Time<br>20% to 80%, 80% to 20% | 0.45 | 1.60 | 0.45 | 1.50 | 0.45 | 1.50 | ns | Figures 1 and 2 | | ts | Setup Time D <sub>0</sub> -D <sub>5</sub> MR (Release Time) | 0.60<br>2.00 | | 0.60<br>2.00 | | 0.60<br>2.00 | | ns | Figures 3 and 4 | | th | Hold Time, D <sub>0</sub> -D <sub>5</sub> | 0.60 | | 0,60 | | 0.60 | | ns | Figure 4 | | t <sub>pw</sub> (L) | Pulse Width LOW<br>E <sub>a</sub> , E <sub>b</sub> | 2.00 | | 2.00 | | 2.00 | | ns | Figure 2 | | t <sub>pw</sub> (H) | Pulse Width HIGH, MR | 2.00 | | 2.00 | | 2.00 | | ns | Figure 3 |