|                                                                                                                                                                                                                                   | REVISIONS           |                                     |                  |            |                |         |        |   |     |    |       |      |       |        |       |    |      |      |    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------------|------------------|------------|----------------|---------|--------|---|-----|----|-------|------|-------|--------|-------|----|------|------|----|
| LTR                                                                                                                                                                                                                               | ··                  | DESCRIPTION<br>"5962R9562101VEC"供应商 |                  |            |                |         |        |   |     |    |       | DA   | TE (Y | R-MO-D | (A)   |    | APPR | OVED |    |
|                                                                                                                                                                                                                                   | <del>7"5962</del> F | <del>R9562</del>                    | <del>101VE</del> |            |                | IPTIO   |        |   |     |    |       |      |       |        |       |    |      |      |    |
| REV<br>SHEET                                                                                                                                                                                                                      |                     |                                     |                  |            |                |         |        |   |     |    |       |      |       |        |       |    |      |      |    |
| REV                                                                                                                                                                                                                               |                     | -                                   |                  | -          | ┼              |         |        | ļ |     |    |       |      |       |        | -     |    |      |      |    |
| REV STATU<br>OF SHEETS                                                                                                                                                                                                            |                     | 1                                   | -                | EV<br>HEET |                | 1       | 2      | 3 | 4   | 5  | 6     | 7    | 8     | 9      | 10    | 11 | 12   | 13   | 14 |
| PMIC N/A                                                                                                                                                                                                                          |                     |                                     | PF               | REPARE     | D BY<br>Joseph | A. Kerl | by     | - | :   | DI | EFENS |      |       |        | S SUP |    | ENTE | R    |    |
| STANDARD MICROCIRCUIT DRAWING THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS  DAYTON, OHIO 45444  CHECKED BY Monica L. Poelking  MICROCIRCUIT, DIGITAL, RADIATION HARD CMOS, PRESETTABLE UP/DOWN COUNTER MONOLITHIC SILICON |                     |                                     |                  |            |                |         |        |   |     |    |       |      |       |        |       |    |      |      |    |
| AND AGENCIES OF THE DEPARTMENT OF DEFENSE P6-01-29  AMSC N/A  REVISION LEVEL                                                                                                                                                      |                     |                                     |                  | SIZE       | <b>4</b>       | 1       | 5E COE |   | :   | 59 | 962   | -956 | 521   |        |       |    |      |      |    |
| Awiso                                                                                                                                                                                                                             | , 1117              |                                     |                  |            |                |         |        |   | SHE | ET | 1     |      | OF    | 1      | 5     |    |      |      |    |

JUL 94

9004708 0018633 67T **=** 

5962-E170-95

#### SCOPE

- 1.1 \*\*Scope: 06 This drawing \forms alpants of a one part one part number documentation system (see 6.6 herein). Two product assurance classes consisting of military high reliability (device classes Q and M) and space application (device class V), and a choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). Device class M microcircuits represent non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices". When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN.
  - 1.2 PIN. The PIN shall be as shown in the following example:



- 1.2.1 RHA designator. Device class M RHA marked devices shall meet the MIL-I-38535 appendix A specified RHA levels and shall be marked with the appropriate RHA designator. Device classes Q and V RHA marked devices shall meet the MIL-I-38535 specified RHA levels and shall be marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows:

| Device type | <u>Generic number</u> | <u>Circuit function</u>                                                              |
|-------------|-----------------------|--------------------------------------------------------------------------------------|
| 01          | 4029B                 | Radiation hardened CMOS presettable<br>up/down counter                               |
| 02          | 4029BN                | Radiation hardened CMOS presettable<br>up/down counter and neutron irradiated<br>die |

1.2.3 <u>Device class designator</u>. The device class designator shall be a single letter identifying the product assurance level as follows:

Device class

Device requirements documentation

М

Vendor self-certification to the requirements for non-JAN class B

microcircuits in accordance with 1.2.1 of MIL-STD-883

Q or V

Certification and qualification to MIL-I-38535

1.2.4 Case outline(s). The case outline(s) shall be as designated in MIL-STD-1835 and as follows:

| Outline letter | <u>Descriptive designator</u> | <u>Terminals</u> | <u>Package style</u> |  |  |
|----------------|-------------------------------|------------------|----------------------|--|--|
| Ε              | CDIP2-T16                     | 16               | Dual-in-line         |  |  |
| x              | CDFP4-F16                     | 16               | Flat pack            |  |  |

1.2.5 <u>Lead finish</u>. The lead finish shall be as specified in MIL-STD-883 (see 3.1 herein) for class M or MIL-I-38535 for classes Q and V. Finish letter "X" shall not be marked on the microcircuit or its packaging. The "X" designation is for use in specifications when lead finishes A, B, and C are considered acceptable and interchangeable without preference.

STANDARD MICROCIRCUIT DRAWING **DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444** 

| SIZE<br><b>A</b> |                | 5962-95621 |
|------------------|----------------|------------|
|                  | REVISION LEVEL | SHEET 2    |

**DESC FORM 193A JUL 94** 

**9**004708 0018634 506 **=** 

| 1.3 Absolute maximum ratings. 1/2/3/                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   |                              |            |  |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------------------|------------|--|--|--|--|--|
| The voltage range  DC input current, any one input Device dissipation per output transistor Storage temperature range (T <sub>STC</sub> ) Lead temperature (soldering, 10 seconds) Thermal resistance, junction-to-case (θ <sub>JC</sub> ): Case E  Case X  Thermal resistance, junction-to-ambient θ <sub>JA</sub> ): Case E  Case X  Junction temperature (T <sub>J</sub> )  Maximum power dissipation at T <sub>A</sub> = +125°C (P <sub>D</sub> ): 4/ Case E  Case X  1.4 Recommended operating conditions.                                                                                                     |                   |                              | 0.5 Vdc    |  |  |  |  |  |
| Case operating temperature range (T <sub>p</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                   | 55°C to +125°C               |            |  |  |  |  |  |
| Input voltage (V <sub>IN</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                   | O V to V <sub>DD</sub>       |            |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                   | 1 x 10 <sup>5</sup> Rads (Si | i)         |  |  |  |  |  |
| Single event phenomenon (SEP) effective linear energy threshold, no upsets or latchup (see 4.4.4.5)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                   |                              |            |  |  |  |  |  |
| MILITARY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Camanal Canaifia  | ation for                    |            |  |  |  |  |  |
| MIL-I-38535 - Integrated Circuits, Manufacturing,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | deneral specifica | itton tor.                   |            |  |  |  |  |  |
| STANDARDS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                   |                              |            |  |  |  |  |  |
| MILITARY  MIL-STD-883 - Test Methods and Procedures for Microelectronics.  MIL-STD-973 - Configuration Management.  MIL-STD-1835 - Microcircuit Case Outlines.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                   |                              |            |  |  |  |  |  |
| Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. Unless otherwise specified, all voltages are referenced to V <sub>SS</sub> . The limits for the parameters specified herein shall apply over the full specified V <sub>CC</sub> range and case temperature range of -55°C to +125°C unless otherwise noted. If device power exceeds package dissipation capability, provide heat sinking or derate linearly (the derating is based on θ <sub>JA</sub> ) at the following rate: Case E |                   |                              |            |  |  |  |  |  |
| CTANDADO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | SIZE              |                              | E060 05004 |  |  |  |  |  |
| STANDARD<br>MICROCIRCUIT DRAWING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Α                 |                              | 5962-95621 |  |  |  |  |  |
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   | REVISION LEVEL               | SHEET<br>3 |  |  |  |  |  |

DESC FORM 193A JUL 94

9004708 0018635 442

### BULLETIN

# MI查询Y5962R9562101VEC"供应商

MIL-BUL-103 - List of Standardized Military Drawings (SMD's).

#### HANDBOOK

MILITARY

MIL-HDBK-780 - Standardized Military Drawings.

(Copies of the specification, standards, bulletin, and handbook required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.)

2.2.1 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence.

#### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements for device class M shall be in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices" and as specified herein. The individual item requirements for device classes Q and V shall be in accordance with MIL-I-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-STD-883 (see 3.1 herein) for device class M and MIL-I-38535 for device classes Q and V and herein.
  - 3.2.1 Case outline. The case outline shall be in accordance with 1.2.4 herein.
  - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Truth table. The truth table shall be as specified on figure 2.
  - 3.2.4 Block diagram. The block or logic diagram shall be as specified on figure 3.
  - 3.2.6 Radiation exposure circuit. The radiation exposure circuit shall be as specified in table III herein.
- 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I.
- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. Marking for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein). In addition, the manufacturer's PIN may also be marked as listed in MIL-BUL-103. Marking for device classes Q and V shall be in accordance with MIL-I-38535.
- 3.5.1 <u>Certification/compliance mark</u>. The compliance mark for device class M shall be a "C" as required in MIL-STD-883 (see 3.1 herein). The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-I-38535.
- 3.6 <u>Certificate of compliance</u>. For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-BUL-103 (see 6.7.2 herein). For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.7.1 herein). The certificate of compliance submitted to DESC-EC prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device class M, the requirements of MIL-STD-883 (see 3.1 herein), or for device classes Q and V, the requirements of MIL-1-38535 and the requirements herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device class M in MIL-STD-883 (see 3.1 herein) or for device classes Q and V in MIL-I-38535 shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change for device class M</u>. For device class M, notification to DESC-EC of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973.

| STANDARD<br>MICROCIRCUIT DRAWING                     | SIZE<br><b>A</b> |                | 5962-95621 |
|------------------------------------------------------|------------------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |                  | REVISION LEVEL | SHEET<br>4 |

DESC FORM 193A JUL 94

**--** 9004708 0018636 389

- 3.9 <u>Verification and review for device class M</u>. For device class M, DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall the manufacturer of the reviewer.
- 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 40 (see MIL-I-38535, appendix A).
  - 4. QUALITY ASSURANCE PROVISIONS
- 4.1 <u>Sampling and inspection</u>. For device class M, sampling and inspection procedures shall be in accordance with MIL-STD-883 (see 3.1 herein). For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-I-38535 or as modified in the device manufacturer's quality management (QM) plan. The modification in the QM plan shall not affect form, fit, or function as described herein.
- 4.2 <u>Screening</u>. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. For device classes Q and V, screening shall be in accordance with MIL-I-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection.
  - 4.2.1 Additional criteria for device class M.
    - a. Burn-in test, method 1015 of MIL-STD-883.
      - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015.
      - (2)  $T_{\Delta} = +125^{\circ}C$ , minimum.
    - b. Interim and final electrical test parameters shall be as specified in table IIA herein.
  - 2.2 Additional criteria for device classes Q and V.
    - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-I-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015.
    - b. Interim and final electrical test parameters shall be as specified in table IIA herein.
    - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in appendix B of MIL-I-38535 or as modified in the device manufacturer's quality management (QM) plan.
- 4.3 <u>Qualification inspection for device classes Q and V</u>. Qualification inspection for device classes Q and V shall be in accordance with MIL-I-38535. Inspections to be performed shall be those specified in MIL-I-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
- 4.3.1 <u>Electrostatic discharge sensitivity (ESDS) qualification inspection</u>. ESDS testing shall be performed in accordance with MIL-STD-883, method 3015. ESDS testing shall be measured only for initial qualification and after process or design changes which may affect ESDS classification.
- 4.4 <u>Conformance inspection</u>. Quality conformance inspection for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein) and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). Technology conformance inspection for classes Q and V shall be in accordance with MIL-I-38535 or as specified in the QM plan including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-I-38535 permits alternate in-line control testing.

STANDARD
MICROCIRCUIT DRAWING
DEFENSE ELECTRONICS SUPPLY CENTER
DAYTON, OHIO 45444

SIZE
A

SIZE
A

REVISION LEVEL
SHEET
5

DESC FORM 193A JUL 94

**■** 9004708 0018637 215 **■** 

| 查询"5962R956210<br>Test                | )1 VEC"伊<br>Symbot | -55°C <u>≤</u> T <sub>C</sub> ≤ +'                                                        | 125°C [              | Device  | Group A         | Lir  | nits   | Units |
|---------------------------------------|--------------------|-------------------------------------------------------------------------------------------|----------------------|---------|-----------------|------|--------|-------|
|                                       |                    | unless otherwise s                                                                        | pecified             | type    | subgroups       | Min  | Max    |       |
| Supply current                        | I <sub>DD</sub>    | V <sub>DD</sub> = 5 V<br>V <sub>IN</sub> = 0.0 V or V <sub>DD</sub>                       |                      | ALL     | 1, 3 <u>1</u> / |      | 5.0    | μΑ    |
|                                       |                    | VIN = U.U V OF VDD                                                                        |                      |         | 2 1/            |      | 150.0  |       |
|                                       |                    | $V_{DD} = 10 \text{ V}$ $V_{IN} = 0.0 \text{ V or } V_{DD}$                               |                      | All     | 1, 3 <u>1</u> / |      | 10.0   |       |
|                                       |                    | VIN = U.U V OF VDD                                                                        |                      |         | 2 1/            |      | 300.0  |       |
|                                       |                    | V <sub>DD</sub> = 15 V<br>V <sub>IN</sub> = 0.0 V or V <sub>DD</sub>                      | 1                    | All     | 1, 3 <u>1</u> / |      | 10.0   |       |
|                                       |                    | VIN = 0.0 V OF VDD                                                                        |                      |         | 2 1/            |      | 600.0  | ]     |
|                                       |                    | $V_{DD} = 20 \text{ V}, V_{IN} = 0.0$                                                     | V or V <sub>DD</sub> | All     | 1               |      | 10.0   |       |
|                                       |                    |                                                                                           |                      |         | 2               |      | 1000.0 |       |
|                                       |                    | M, D, L, R                                                                                | 2/                   | All     | 1               |      | 25.0   |       |
|                                       |                    | $V_{DD} = 18 \text{ V}, V_{IN} = 0.0$                                                     | V or V <sub>DD</sub> | All     | 3               |      | 10.0   |       |
| Low level output<br>current (sink)    | I <sub>OL</sub>    | V <sub>DD</sub> = 5 V<br>V <sub>O</sub> = 0.4 V                                           |                      | All     | 1               | 0.53 |        | mA    |
| current (SIIIK)                       |                    | $v_{IN} = 0.0 \text{ V or } v_{DD}$                                                       |                      |         | 2 1/            | 0.36 |        |       |
|                                       |                    |                                                                                           |                      |         | 3 <u>1</u> /    | 0.64 |        |       |
|                                       |                    | $V_{DD} = 10 \text{ V}$<br>$V_{O} = 0.5 \text{ V}$<br>$V_{IN} = 0.0 \text{ V or } V_{DD}$ |                      | All     | 1               | 1.4  |        |       |
|                                       |                    | $V_{IN} = 0.0 \text{ V or } V_{DD}$                                                       |                      |         | 2 <u>1</u> /    | 0.9  |        |       |
|                                       |                    |                                                                                           |                      |         | 3 <u>1</u> /    | 1.6  |        |       |
|                                       |                    | $V_{DD} = 15 \text{ V} $ $V_{O} = 1.5 \text{ V} $ $V_{IN} = 0.0 \text{ V or } V_{DD}$     |                      | All     | 1               | 3.5  |        |       |
|                                       |                    | $V_{IN}^{O} = 0.0 \text{ V or } V_{DD}$                                                   |                      |         | 2 1/            | 2.4  |        |       |
|                                       |                    |                                                                                           |                      |         | 3 <u>1</u> /    | 4.2  |        |       |
| High level output<br>current (source) | I <sub>OH</sub>    | $V_{DD} = 5 V$<br>$V_{O} = 4.6 V$<br>$V_{IN} = 0.0 V \text{ or } V_{DD}$                  |                      | All     | 1               |      | -0.53  | mA    |
|                                       |                    | VIN = 0.0 V or V <sub>DD</sub>                                                            |                      |         | 2 1/            |      | -0.36  |       |
|                                       | ļ                  |                                                                                           |                      |         | 3 1/            |      | -0.64  |       |
|                                       |                    | $V_{DD} = 5 V$<br>$V_{D} = 2.5 V$<br>$V_{IN} = 0.0 V \text{ or } V_{DD}$                  |                      | All     | 1               |      | -1.8   |       |
|                                       |                    | $V_{IN} = 0.0 \text{ V or } V_{DD}$                                                       |                      |         | 2 1/            |      | -1.15  | -     |
|                                       |                    |                                                                                           |                      | <u></u> | 3 1/            |      | -2.0   | {     |
|                                       |                    | $V_{DD} = 10 \text{ V}$ $V_{O} = 9.5 \text{ V}$ $V_{IN} = 0.0 \text{ V or } V_{DD}$       |                      | All     | 1               |      | -1.4   | -     |
|                                       |                    | $V_{IN} = 0.0 \text{ V or } V_{DD}$                                                       |                      |         | 2 1/            |      | -0.9   | -     |
|                                       |                    | V - 45 V                                                                                  |                      | A ! !   | 3 1/            |      | -2.6   | -     |
|                                       |                    | $V_{DD} = 15 V$<br>$V_{O} = 13.5 V$<br>$V_{IN} = 0.0 V \text{ or } V_{DD}$                |                      | All     | 1               |      | -3.5   | -     |
| VIN = 0.0 V                           |                    | $V_{IN} = 0.0 \text{ V or } V_{DD}$                                                       |                      |         | 2 1/            |      | -2.4   | -     |
| footnotes at end of t                 | able.              |                                                                                           |                      |         | 3 1/            |      | -4.2   | 1     |
|                                       | ANDARD             |                                                                                           | SIZE<br><b>A</b>     |         |                 |      | 596    | 2-956 |

DESC FORM 193A JUL 94

9004708 0018638 151

TABLE I. <u>Electrical performance characteristics</u> - Continued. Conditions  $-55^{\circ}C \le T_{C} \le +125^{\circ}C$  unless otherwise specified Device Limits Unit Symbol Group A Test type subgroups Min Max  $V_{DD} = 5 \text{ V, no load } \underline{1}/$ All 1, 2, 3 4.95 VOH Output voltage, high  $V_{DD} = 10 \text{ V, no load } 1/$ 1, 2, 3 9.95  $V_{DD} = 15 \text{ V, no load } 3/$ 1, 2, 3 14.95  $V_{DD} = 5 \text{ V, no load } 1/$ All 1, 2, 3 0.05 Output voltage, low VOL  $V_{DD} = 10 \text{ V, no load } \underline{1}/$ 1, 2, 3 0.05  $V_{DD} = 15 \text{ V, no load}$ 1, 2, 3 0.05  $v_{1L}$  $V_{DD} = 5 V$ All 1, 2, 3 1.5 Input voltage  $v_{OH}^{OB} > 4.5 \text{ V}, v_{OL} < 0.5 \text{ V}$ 4/  $V_{DD} = 10 \text{ V}$ 1, 2, 3 V<sub>OH</sub> > 9.0 V, V<sub>OL</sub> < 1.0 V 1/ v<sub>DD</sub> = 15 v 4 1, 2, 3 V<sub>OH</sub> > 13.5 V, V<sub>OL</sub> < 1.5 V  $V_{DD} = 5 V$   $V_{OH} > 4.5 V$ ,  $V_{OL} < 0.5 V$ All 1, 2, 3 3.5 VIH 4/ 7  $V_{DD} = 10 \text{ V}$ 1, 2, 3 V<sub>OH</sub> > 9.0 V, V<sub>OL</sub> < 1.0 V <u>1</u>/  $V_{DD} = 15 \text{ V}$ 1, 2, 3 11  $v_{OH}^{DD} > 13.5 \text{ V}, V_{OL} < 1.5 \text{ V}$ -100  $V_{IN} = V_{DD}$  or GND,  $V_{DD} = 20 \text{ V}$ ALL 1 nΑ Input leakage current, IL Low 2 -1000  $V_{IN} = V_{DD}$  or GND,  $V_{DD} = 20 \text{ V}$ 3  $V_{IN} = V_{DD}$  or GND,  $V_{DD} = 18 \text{ V}$ -100 1 100 All  $V_{IN} = V_{DD}$  or GND,  $V_{DD} = 20 \text{ V}$ Input leakage current,  $I_{1H}$ high 2 1000  $V_{IN} = V_{DD}$  or GND,  $V_{DD} = 20 \text{ V}$ 3 100  $V_{IN} = V_{DD}$  or GND,  $V_{DD} = 18 \text{ V}$ -0.7 -2.8 N threshold voltage  $V_{DD} = 10 \text{ V}, I_{SS} = -10 \mu A$ ALL 1 V<sub>NTH</sub> ALL 1 -0.2 -2.8 M, D, L, R 2/  $V_{DD} = 10 \text{ V}, I_{SS} = -10 \mu A, M, D, L, R 2/$ ±1.0 All 1 N threshold voltage, ^V<sub>NTH</sub> delta P threshold voltage  $V_{SS} = 0.0 \text{ V}, I_{DD} = 10 \mu A$ ALL 1 0.7 2.8  $V_{PTH}$ ALL 1 0.2 2.8 M, D, L, R 2/  $V_{SS} = 0.0 \text{ V}, I_{DD} = 10 \mu \text{A}$  M, D, L, R 2/ALL 1 ±1.0 P threshold voltage, ΔV<sub>PTH</sub>

See footnotes at end of table.

STANDARD
MICROCIRCUIT DRAWING
DEFENSE ELECTRONICS SUPPLY CENTER
DAYTON, OHIO 45444

SIZE
A

5962-95621

REVISION LEVEL
SHEET
7

DESC FORM 193A JUL 94

9004708 0018639 098

| 查询"5962R956210                                | VEC"供<br>Symbol     |                                                                         | Device | Group A   |                    |                                         |      |  |  |  |
|-----------------------------------------------|---------------------|-------------------------------------------------------------------------|--------|-----------|--------------------|-----------------------------------------|------|--|--|--|
|                                               |                     | unless otherwise specified                                              | type   | subgroups | Min                | Max                                     | Unit |  |  |  |
| Functional tests                              |                     | $V_{DD}$ = 2.8 V, $V_{IN}$ = $V_{DD}$ or GND see 4.4.1b                 | All    | 7         | V <sub>DD</sub> /2 | V <sub>OL</sub> <<br>V <sub>DD</sub> /2 | ٧    |  |  |  |
|                                               |                     | $V_{DD} = 20 \text{ V}, V_{IN} = V_{DD} \text{ or GND}$<br>See 4.4.1b   |        | 7         |                    |                                         |      |  |  |  |
|                                               |                     | $V_{DD}$ = 18 V, $V_{IN}$ = $V_{DD}$ or GND See 4.4.1b                  | ALL    | 8A        |                    |                                         |      |  |  |  |
|                                               |                     | M, D, L, R <u>2</u> /                                                   | All    | 7         |                    |                                         |      |  |  |  |
|                                               |                     | $V_{DD}$ = 3.0 V, $V_{IN}$ = $V_{DD}$ or GND see 4.4.1b                 | All    | 8B        |                    |                                         |      |  |  |  |
|                                               |                     | M, D, L, R <u>2</u> /                                                   | All    | 7         |                    |                                         |      |  |  |  |
| Input capacitance                             | C <sub>IN</sub> 1/  | Any input, See 4.4.1c                                                   | All    | 4         |                    | 7.5                                     | рF   |  |  |  |
| Propagation delay time,                       | tPHL1               | V <sub>DD</sub> = 5 V, V <sub>IN</sub> = V <sub>DD</sub> or GND         | All    | 9         |                    | 500.0                                   | ns   |  |  |  |
| CLOCK to Qn                                   | <sup>t</sup> PLH1   |                                                                         |        | 10, 11    |                    | 675.0                                   |      |  |  |  |
|                                               | 5/                  | M, D, L, R <u>2</u> /                                                   | All    | 9         |                    | 675.0                                   |      |  |  |  |
|                                               |                     | $V_{DD} = 10 \text{ V}, V_{IN} = V_{DD} \text{ or GND } 1/$             | All    | 9         |                    | 240.0                                   |      |  |  |  |
|                                               |                     | $V_{DD} = 15 \text{ V}, V_{IN} = V_{DD} \text{ or GND } 1/$             |        | 9         |                    | 180.0                                   |      |  |  |  |
| Propagation delay time,<br>CLOCK to CARRY-DUT | tPHL2               | V <sub>DD</sub> = 5 V, V <sub>IN</sub> = V <sub>DD</sub> or GND         | All    | 9         |                    | 560.0                                   | ns   |  |  |  |
| CLOCK TO CARRI-001                            | <sup>t</sup> PLH2   |                                                                         |        | 10, 11    |                    | 756.0                                   |      |  |  |  |
|                                               | 5/                  | M, D, L, R <u>2</u> /                                                   | All    | 9         |                    | 756.0                                   |      |  |  |  |
|                                               | 1                   | $V_{DD} = 10 \text{ V}, V_{IN} = V_{DD} \text{ or GND } 1/$             | ALL    | 9         |                    | 260.0                                   |      |  |  |  |
|                                               |                     | $V_{DD} = 15 \text{ V}, V_{IN} = V_{DD} \text{ or GND } 1/$             |        | 9         |                    | 190.0                                   |      |  |  |  |
| Propagation delay time, PRESET ENABLE to Qn   | t <sub>PHL3</sub> , | $V_{DD} = 5 \text{ V}, V_{IN} = V_{DD} \text{ or GND}$                  | ALL    | 9         |                    | 470.0                                   | ns   |  |  |  |
| PRESET ENABLE TO GIT                          | t <sub>PLH3</sub>   |                                                                         |        | 10, 11    |                    | 635.0                                   |      |  |  |  |
|                                               | 5/                  | M, D, L, R <u>2</u> /                                                   | All    | 9         |                    | 635.0                                   |      |  |  |  |
|                                               |                     | $V_{DD} = 10 \text{ V}, V_{IN} = V_{DD} \text{ or GND } 1/$             | All    | 9         |                    | 200.0                                   |      |  |  |  |
|                                               |                     | $V_{DD}$ = 15 V, $V_{IN}$ = $V_{DD}$ or GND <u>1</u> /                  |        | 9         |                    | 160.0                                   |      |  |  |  |
| Propagation delay time,<br>PRESET ENABLE to   | tPHL4               | $V_{DD} = 5 \text{ V}, V_{IN} = V_{DD} \text{ or GND}$                  | All    | 9         |                    | 640.0                                   | ns   |  |  |  |
| CARRY-OUT                                     | t <sub>PLH4</sub>   |                                                                         |        | 10, 11    |                    | 864.0                                   |      |  |  |  |
|                                               | "                   | M, D, L, R 2/                                                           | All    | 9         |                    | 864.0                                   |      |  |  |  |
|                                               |                     | $V_{DD} = 10 \text{ V}, V_{IN} = V_{DD} \text{ or GND } \underline{1}/$ | All    | 9         |                    | 290.0                                   |      |  |  |  |
|                                               |                     | $V_{DD} = 15 \text{ V}, V_{IN} = V_{DD} \text{ or GND } \underline{1}/$ |        | 9         |                    | 210.0                                   |      |  |  |  |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING                     | SIZE<br><b>A</b> |                | 5962-95621 |
|------------------------------------------------------|------------------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |                  | REVISION LEVEL | SHEET<br>8 |

DESC FORM 193A JUL 94

9004708 0018640 AOT **=** 

TABLE I. <u>Electrical performance characteristics</u> - Continued. 查询"5962R9562101VEC"供应商 Conditions  $-55^{\circ}C \le T_{C} \le +125^{\circ}C$ unless otherwise specified Symbol Device Group A Limits Unit Test subgroups type Max Propagation delay time,  $V_{DD}$  = 5 V,  $V_{IN}$  =  $V_{DD}$  or GND ALL 9 340.0 ns t<sub>PHL5</sub>, CARRY-IN to t<sub>PLH5</sub> 10, 11 459.0 CARRY-OUT 5/ 459.0 M, D, L, R 2/ ALL  $V_{DD}$  = 10 V,  $V_{IN}$  =  $V_{DD}$  or GND <u>1</u>/ 9 140.0 ALL 9  $V_{DD}$  = 15 V,  $V_{IN}$  =  $V_{DD}$  or GND <u>1</u>/ 100.0  $V_{DD} = 5 \text{ V}, V_{IN} = V_{DD} \text{ or GND}$ All 200.0 Transition time t<sub>THL\*</sub> tILH 57 10, 11 270.0 100.0  $V_{DD}$  = 10 V,  $V_{IN}$  =  $V_{DD}$  or GND <u>1</u>/ 9 80.0  $V_{DD} = 15 \text{ V}, V_{IN} = V_{DD} \text{ or GND } 1$ 9 9 2.0 MHz  $V_{DD} = 5 \text{ V, } V_{IN} = V_{DD} \text{ or GND}$ All Maximum CLOCK frequency f<sub>MAX</sub> 1/ 5/ 10, 11 1.48 4.0  $V_{DD}$  = 10 V,  $V_{IN}$  =  $V_{DD}$  or GND 5.5  $V_{DD}$  = 15 V,  $V_{IN}$  =  $V_{DD}$  or GND All 340.0  $V_{DD}$  = 5 V,  $V_{IN}$  =  $V_{DD}$  or GND Minimum data setup time t<sub>s1</sub> 9 140.0  $V_{DD}$  = 10 V,  $V_{IN}$  =  $V_{DD}$  or GND 1/5/ 6/ 100.0  $V_{DD} = 15 \text{ V}, V_{IN} = V_{DD} \text{ or GND}$ 9  $V_{\mathrm{DD}}$  = 5 V,  $V_{\mathrm{IN}}$  =  $V_{\mathrm{DD}}$  or GND 180 Minimum clock pulse All 9 ns tw1 width 9 90 1/ 5/  $V_{DD}$  = 10 V,  $V_{IN}$  =  $V_{DD}$  or GND  $V_{DD} = 15 \text{ V}, V_{IN} = V_{DD} \text{ or GND}$ 9 60 9 All 15 Maximum clock rise and  $V_{DD} = 5 \text{ V}, V_{IN} = V_{DD} \text{ or GND}$ ШS trCL, fall time t<sub>fCL</sub>  $V_{DD} = 10 \text{ V}, V_{IN} = V_{DD} \text{ or GND}$ 9 15 1/5/  $V_{\mathrm{DD}}$  = 15 V,  $V_{\mathrm{IN}}$  =  $V_{\mathrm{DD}}$  or GND 9 15 Z Minimum CARRY-IN  $V_{DD}$  = 5 V,  $V_{IN}$  =  $V_{DD}$  or GND ALL 9 200 t<sub>s2</sub> setup time  $V_{\mathrm{DD}}$  = 10 V,  $V_{\mathrm{IN}}$  =  $V_{\mathrm{DD}}$  or GND 70 9 1/ 5/ 9  $V_{DD} = 15 \text{ V}, V_{IN} = V_{DD} \text{ or GND}$ 60 Minimum CARRY-IN  $V_{DD} = 5 \text{ V}, V_{IN} = V_{DD} \text{ or GND}$ ALL 9 50 ns th hold time 9 30 1/ 5/  $V_{DD} = 10 \text{ V}, V_{IN} = V_{DD} \text{ or GND}$ 8/  $V_{DD}$  = 15 V,  $V_{IN}$  =  $V_{DD}$  or GND 9

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING                     | SIZE<br><b>A</b> |                | 5962-95621 |
|------------------------------------------------------|------------------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |                  | REVISION LEVEL | SHEET<br>9 |

DESC FORM 193A JUL 94

9004708 0018641 746

## TABLE I. <u>Electrical performance characteristics</u> - Continued.

| 查询"5962R95621<br>Test                  | 01VEC"伊<br>Symbot | -55°C ≤ T <sub>C</sub> ≤ +125°C                                  | Device | Group A   | Lim | its | Unit |
|----------------------------------------|-------------------|------------------------------------------------------------------|--------|-----------|-----|-----|------|
|                                        |                   | unless otherwise specified                                       | type   | subgroups | Min | Max |      |
| Minimum PRESET ENABLE t <sub>REM</sub> |                   | V <sub>DD</sub> = 5 V, V <sub>IN</sub> = V <sub>DD</sub> or GND  | All    | 9         |     | 200 | ns   |
| removal time                           | 1/ 5/<br>6/       | V <sub>DD</sub> = 10 V, V <sub>IN</sub> = V <sub>DD</sub> or GND | 1      | 9         |     | 110 |      |
|                                        | ₽/                | $V_{DD}$ = 15 V, $V_{IN}$ = $V_{DD}$ or GND                      |        | 9         |     | 80  | [    |
| Minimum PRESET ENABLE                  | t <sub>w2</sub>   | V <sub>DD</sub> = 5 V, V <sub>IN</sub> = V <sub>DD</sub> or GND  | All    | 9         |     | 130 | ns   |
| pulse width                            | 1/ 5/             | $V_{DD} = 10 \text{ V}, V_{IN} = V_{DD} \text{ or GND}$          | 7      | 9         |     | 70  | 1    |
|                                        |                   | $V_{DD}$ = 15 V, $V_{IN}$ = $V_{DD}$ or GND                      |        | 9         |     | 50  | ]    |

- 1/ These tests are controlled via design or process and are not directly tested. These parameters are characterized on initial design release and upon design changes which affect these characteristics.
- 2/ Devices supplied to this drawing will meet all levels M, D, L, R of irradiation. However, this device is only tested at the 'R' level. When performing post irradiation electrical measurements for any RHA level,  $T_A = +25$ °C.
- $\underline{3}$ / For accuracy, voltage is measured differentially to  $V_{DD}$ . Limit is 0.050 V Max.
- 4/ Go/no-go test with limits applied to inputs.
- 5/  $C_L = 50$  pF,  $R_L = 200$   $k\Omega$ , input  $t_r$ ,  $t_f < 20$  ns.
- 6/ From UP/DOWN, BINARY/DECADE, CARRY-IN, or PRESET ENABLE control inputs to clock edge.
- 7/ If more than one unit is cascaded in the parallel clocked application,  $t_{rCL}$  should be made s the sum of the fixed propagation delay at 15 pF and the transition time of the carry output driving stage for the estimated capacitive load. This measurement is made with a decoupling capacitor >  $1\mu$ F between  $V_{DD}$  and  $V_{SS}$ .
- 8/ From CARRY-IN to clock edge.

STANDARD
MICROCIRCUIT DRAWING
DEFENSE ELECTRONICS SUPPLY CENTER
DAYTON, OHIO 45444

SIZE
A

REVISION LEVEL

DESC FORM 193A JUL 94

**9**004708 0018642 682 **=** 

5962-95621

10

SHEET

查询"5962R9562101VEC"

| tiv Device type | 01              |
|-----------------|-----------------|
| Case outlines   | C and D         |
| Terminal number | Terminal symbol |
| 1               | PRESET ENABLE   |
| 2               | Q4              |
| 3               | JAM 4           |
| 4               | JAM 1           |
| 5               | CARRY-IN        |
| 6               | Q1              |
| 7               | CARRY-OUT       |
| 8               | v <sub>ss</sub> |
| 9               | BINARY/DECADE   |
| 10              | UP/DOWN         |
| 11              | Q2              |
| 12              | JAM 2           |
| 13              | JAM 3           |
| 14              | Q3              |
| 15              | CLOCK           |
| 16              | v <sub>DD</sub> |

FIGURE 1. <u>Terminal connections</u>.

| Inputs |    |    | Outputs |   |           |
|--------|----|----|---------|---|-----------|
| CLOCK  | TE | PE | JAM n   | q | a         |
| х      | x  | 0  | 0       | 0 | 1         |
| 1      | 0  | 1  | х       | ā | Ď         |
| х      | х  | 0  | 1       | 1 | 0         |
| 1      | 1  | 1  | х       | Q | Q<br>(NC) |
| t      | Х  | 1  | х       | Q | Q<br>(NC) |

x = Don't care 1 = Low-to-high clock transition

 $\downarrow$  = High-to-low clock transition

NC = No change

1 = High input or output

0 = Low input or output

FIGURE 2. <u>Iruth table</u>

5962-95621

11

SIZE STANDARD Α MICROCIRCUIT DRAWING **DEFENSE ELECTRONICS SUPPLY CENTER REVISION LEVEL** SHEET **DAYTON, OHIO 45444** 

DESC FORM 193A JUL 94

9004708 0018643 519 🖿

- 4.4.1 Group A inspection.
  - a查得数别的规约。
  - b. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table in figure 2 herein. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device.
- 4.4.2 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table IIA herein.
  - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:
    - a. Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005.
    - b.  $T_A = +125$ °C, minimum.
    - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- 4.4.2.2 <u>Additional criteria for device classes Q and V</u>. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB, in accordance with MIL-I-38535, and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005.
- 4.4.3 <u>Group D inspection</u>. The group D inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RHA levels for device classes M, Q and V shall be as specified in MIL-I-38535. End-point electrical parameters shall be as specified in table IIA herein.
- 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883 method 1019 and as specified herein.
- 4.4.4.1.1 Accelerated aging test. Accelerated aging tests shall be performed on all devices requiring a RHA level greater than 5k rads(Si). The post-anneal end-point electrical parameter limits shall be as specified in table I herein and shall be the pre-irradiation end-point electrical parameter limit at +25°C ±5°C. Testing shall be performed at initial qualification and after any design or process changes which may affect the RHA response of the device.
- 4.4.4.2 Neutron irradiation. Neutron irradiation for device 02 shall be conducted in wafer form using a neutron fluence of approximately 1  $\times$  10<sup>14</sup> neutrons/cm<sup>2</sup>.
- 4.4.4.3 <u>Dose rate induced latchup testing</u>. Dose rate induced latchup testing shall be performed in accordance with test method 1020 of MIL-STD-883 and as specified herein (see 1.4 herein). Tests shall be performed on devices, SEC, or approved test structures at technology qualification and after any design or process changes which may effect the RHA capability of the process.
- 4.4.4.4 <u>Dose rate upset testing</u>. Dose rate upset testing shall be performed in accordance with test method 1021 of MIL-STD-883 and herein (see 1.4 herein).
  - a. Transient dose rate upset testing shall be performed at initial qualification and after any design or process changes which may effect the RHA performance of the devices. Test 10 devices with 0 defects unless otherwise specified.
  - b. Transient dose rate upset testing for class Q and V devices shall be performed as specified by a TRB approved radiation hardness assurance plan and MIL-I-38535.

STANDARD
MICROCIRCUIT DRAWING
DEFENSE ELECTRONICS SUPPLY CENTER
DAYTON, OHIO 45444

SIZE
A

SP62-95621

REVISION LEVEL
SHEET
12

DESC FORM 193A

JUL 94

9004708 0018644 455

#### TABLE IIA. <u>Electrical test requirements</u>.

| jij 15962R956210duVFeffen供加度                      | Subgroups (in accordance with MIL-STD-883, method 5005, table I) | Subgroups<br>(in accordance with MIL-I-38535,<br>table III) |                                            |
|---------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------|
|                                                   | Device class M                                                   | Device class Q                                              | Device class V                             |
| Interim electrical parameters (see 4.2)           | 1,7,9                                                            | - 1,7,9                                                     | 1,7,9                                      |
| Final electrical parameters (see 4.2)             | 1,2,3,7,8,9,10,11<br><u>1</u> /                                  | 1,2,3,7,8,9,10,11<br>1/                                     | 1,2,3,7,8,9,10,11<br><u>2</u> / <u>3</u> / |
| Group A test requirements (see 4.4)               | 1,2,3,4,7,8,9,10,11                                              | 1,2,3,4,7,8,9,10,11                                         | 1,2,3,4,7,8,9,10,11                        |
| Group C end-point electrical parameters (see 4.4) | 1,2,3,7,8,9,10,11                                                | 1,2,3,7,8,9,10,11                                           | 1,2,3,7,8,9,10,11<br><u>3</u> /            |
| Group D end-point electrical parameters (see 4.4) | 1,7,9                                                            | 1,7,9                                                       | 1,7,9                                      |
| Group E end-point electrical parameters (see 4.4) | 1,7,9                                                            | 1,7,9                                                       | 1,7,9                                      |

- 1/ PDA applies to subgroup 1 and 7.
- PDA applies to subgroups 1, 7 and 9 and deltas.
- 3/ Delta limits as specified in table IIB shall be required where specified, and the delta limits shall be completed with reference to the zero hour electrical parameters (see Table I)

Table IIB. Burn-in and operating life test Delta parameters (+25°C)

| Parameter                                         | Symbol          | Delta Limits |
|---------------------------------------------------|-----------------|--------------|
| Supply current                                    | IDD             | ±1.0 μA      |
| Output current (sink)<br>V <sub>DD</sub> = 5.0 V  | <sup>I</sup> OL | ±20%         |
| Output current (source) VDD = 5.0 V, VOUT = 4.6 V | ТОН             | ±20%         |

- 4.4.4.5 <u>Single event phenomena (SEP)</u>. SEP testing shall be required on class V devices (see 1.4 herein). SEP testing shall be performed on a technology process on the Standard Evaluation Circuit (SEC) or alternate SEP test vehicle as approved by the qualifying activity at initial qualification and after any design or process changes which may affect the upset or latchup characteristics. The recommended test conditions for SEP are as follows:
  - a. The ion beam angle of incidence shall be between normal to the die surface and  $60^{\circ}$  to the normal, inclusive (i.e.  $0^{\circ} \le \text{angle} \le 60^{\circ}$ ). No shadowing of the ion beam due to fixturing or package related effects is allowed.
  - b. The fluence shall be  $\ge 100$  errors or  $\ge 10^6$  ions/cm<sup>2</sup>.
  - c. The flux shall be between  $10^2$  and  $10^5$  ions/cm $^2$ /s. The cross-section shall be verified to be flux independent by measuring the cross-section at two flux rates which differ by at least an order of magnitude.
  - d. The particle range shall be  $\geq$  20 microns in silicon.
  - e. The test temperature shall be +25°C and the maximum rated operating temperature ±10°C.
  - f. Bias conditions shall be defined by the manufacturer for latchup measurements.
  - g. Test four devices with zero failures.

| STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br><b>A</b> |                | 5962-95621  |
|---------------------------------------------------------------------------------------------|------------------|----------------|-------------|
|                                                                                             |                  | REVISION LEVEL | SHEET<br>13 |

DESC FORM 193A JUL 94

**=** 9004708 0018645 391 **=** 

# Table III. <u>Irradiation test connections</u>. <u>1</u>/

查询"5962R9562101VEC"供应商

| Open Open   | Ground | V <sub>DD</sub> = 10 V ±0.5 V |
|-------------|--------|-------------------------------|
| 2,6,7,11,14 | 8      | 1,3,4,5,9,10,12,13,15,16      |

- $\underline{1}$ / Each pin except  $V_{DD}$  and GND will have a series resistor of  $47 K\Omega \pm 5\%$ , for irradiation testing.
  - 4.5 Methods of inspection. Methods of inspection shall be as specified as follows:
- 4.5.1 <u>Voltage and current</u>. Unless otherwise specified, all voltages given are referenced to the microcircuit GND terminal. Currents given are conventional current and positive when flowing into the referenced terminal.
  - 5. PACKAGING
- 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-STD-883 (see 3.1 herein) for device class M and MIL-I-38535 for device classes Q and V.
  - 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
  - 6.1.2 <u>Substitutability</u>. Device class Q devices will replace device class M devices.
- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal.
- 6.3 <u>Record of users</u>. Military and industrial users shall inform Defense Electronics Supply Center when a system application requires configuration control and which SMD's are applicable to that system. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DESC-EC, telephone (513) 296-6047.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DESC-EC, Dayton, Ohio 45444-5270, or telephone (513) 296-5377.
- 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-I-38535 and MIL-STD-1331.

| STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br><b>A</b> |                | 5962-95621      |
|---------------------------------------------------------------------------------------------|------------------|----------------|-----------------|
|                                                                                             |                  | REVISION LEVEL | SHEET <b>14</b> |

DESC FORM 193A

JUL 94

9004708 0018646 228

6.6 One part - one part number system. The one part - one part number system described below has been developed to allow for transitions between identical generic devices covered by the three major microcircuit requirements documents (MIL-200505050) and C2 to MIL-SID-883) without the necessity for the generation of unique PIN's. The three military requirements documents represent different class levels, and previously when a device manufacturer upgraded military product from one class level to another, the benefits of the upgraded product were unavailable to the Original Equipment Manufacturer (OEM), that was contractually locked into the original unique PIN. By establishing a one part number system covering all three documents, the OEM can acquire to the highest class level available for a given generic device to meet system needs without modifying the original contract parts selection criteria.

| Military documentation format                     | Example PIN<br><u>under new system</u> | Manufacturing<br><u>source listing</u> | Document<br><u>listing</u> |
|---------------------------------------------------|----------------------------------------|----------------------------------------|----------------------------|
| New MIL-H-38534 Standard Microcircuit<br>Drawings | 5962-XXXXXZZ(H or K)YY                 | QML-38534                              | MIL-BUL-103                |
| New MIL-I-38535 Standard Microcircuit<br>Drawings | 5962-XXXXXZZ(Q or V)YY                 | QML-38535                              | MIL-BUL-103                |
| New 1.2.1 of MIL-STD-883 Standard                 | 5962-XXXXXZZ(M)YY                      | MIL-BUL-103                            | MIL-BUL-103                |

### 6.7 Sources of supply.

ŧ

- 6.7.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DESC-EC and have agreed to this drawing.
- 6.7.2 <u>Approved sources of supply for device class M</u>. Approved sources of supply for class M are listed in MIL-BUL-103. The vendors listed in MIL-BUL-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DESC-EC.
- 6.8 <u>Additional information</u>. A copy of the following additional data shall be maintained and available from the device manufacturer:
  - a. RHA upset levels.
  - b. Test conditions (SEP).
  - c. Number of upsets (SEP).
  - d. Number of transients (SEP).
  - e. Occurrence of latchup (SEP).

| STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br><b>A</b> |                | 5962-95621         |
|---------------------------------------------------------------------------------------------|------------------|----------------|--------------------|
|                                                                                             |                  | REVISION LEVEL | SHEET<br><b>15</b> |

DESC FORM 193A JUL 94

9004708 0018647 164