# 2K x 16 Dual-Port Static RAM #### **Features** - True dual-ported memory cells which allow simultaneous reads of the same memory location - 2K x 16 organization - 0.65-micron CMOS for optimum speed/power - · High-speed access: 25/35/55 ns - Low operating power: I<sub>CC</sub> = 150 mA (typ.) - · Fully asynchronous operation - Master CY7C133 expands data bus width to 32 bits or more using slave CY7C143 - BUSY output flag on CY7C133; BUSY input flag on CY7C143 - Available in 68-pin PLCC # **Functional Description** The CY7C133 and CY7C143 are high-speed CMOS 2K by 16 dual-port static RAMs. Two ports are provided permitting independent access to any location in memory. The CY7C133 can be utilized as either a stand-alone 16-bit dual-port static RAM or as a master dual-port RAM in conjunction with the CY7C143 slave dual-port device in systems requiring 32-bit or greater word widths. It is the solution to applications requiring shared or buffered data, such as cache memory for DSP, bit-slice, or multiprocessor designs. Each port has independent control pins; Chip Enable (CE), Write Enable (R/W<sub>UB</sub>, R/W<sub>LB</sub>), and Output Enable (OE). BUSY signals that the port is trying to access the same location currently being accessed by the other port. An automatic power-down feature is controlled independently on each port by the Chip Enable (CE) pin. The CY7C133 and CY7C143 are available in 68-pin PLCC. 1. CY7C133 (Master): BUSY is open drain output and requires pull-up resistor. CY7C143 (Slave): BUSY is input. # **Pin Configuration** # **Selection Guide** | | 7C133-25<br>7C143-25 | 7C133-35<br>7C143-35 | 7C133-55<br>7C143-55 | Unit | |----------------------------------------------|----------------------|----------------------|----------------------|------| | Maximum Access Time | 25 | 35 | 55 | ns | | Typical Operating Current I <sub>CC</sub> | 170 | 160 | 150 | mA | | Typical Standby Current for I <sub>SB1</sub> | 40 | 30 | 20 | mA | #### **Architecture** The CY7C133 (master) and CY7C143 (slave) consist of an array of 2K words of 16 bits each of dual-port RAM\_cells, I/O and address lines, and control signals (CE, OE, R/W). These control pins permit independent access for reads or writes to any location in memory. To handle simultaneous writes/reads to the same location, a BUSY pin is provided on each port. The CY7C133 and CY7C143 have an automatic power-down feature controlled by CE. Each port is provided with its own output enable control (OE), which allows data to be read from the device. ### **Functional Description** #### **Write Operation** Data must be set up for a duration of $t_{SD}$ before the rising edge of R/W in order to guarantee a valid write. A write operation is controlled by either the R/W pin (see Write Cycle No. 1 waveform) or the $\overline{\text{CE}}$ pin (see Write Cycle No. 2 waveform). Two R/W pins (R/W and R/W b) are used to separate the upper and lower bytes of IO. Required inputs for non-contention operations are summarized in Table 1. If a location is being written to by one port and the opposite port attempts to read that location, a port-to-port flow-through delay must occur before the data is read on the output; otherwise the data read is not deterministic. Data will be valid on the port t<sub>DDD</sub> after the data is presented on the other port. #### **Read Operation** When reading the device, the user must assert both the $\overline{\text{OE}}$ and $\overline{\text{CE}}$ pins. Data will be available $t_{\text{ACE}}$ after $\overline{\text{CE}}$ or $t_{\text{DOE}}$ after $\overline{\text{OE}}$ is asserted. #### **Busy** The CY7C133 (master) provides on-chip arbitration to resolve simultaneous memory location access (contention). Table 2 shows a summery of conditions where BUSY is asserted. If both ports' CEs are asserted and an address match occurs within $t_{PS}$ of each other, the busy logic will determine which port has access. If $t_{PS}$ is violated, one port will definitely gain permission to the location, but which one is not predictable. BUSY will be asserted $t_{BLA}$ after an address match or $t_{BLC}$ after $\overline{CE}$ is taken LOW. The results of all eight arbitration possibilities are summarized in Table 3. BUSY is an open drain output and requires a pull-up resistor. One master and as many slaves as necessary may be connected in par<u>allel to</u> expand the data bus width in 16 bit <u>increments</u>. The BUSY output of the master is connected to the BUSY input of the slave. Writing to slave devices must be delayed until after the BUSY input has settled (t<sub>BLC</sub> or t<sub>BLA</sub>). Otherwise, the slave chip may begin a write cycle during a contention situation. #### Flow-Through Operation The CY7C133/143 has a flow-through architecture that facilitates repeating (actually extending) an operation when a BUSY is received by a losing port. The BUSY signal should be interpreted as a NOT READY. If a BUSY to a port is active, the port should wait for BUSY to go inactive, and then extend the operation it was performing for another cycle. The timing diagram titled, "Timing waveform with port to port delay" illustrates the case where the right port is writing to an address and the left port reads the same address. The data that the right port has just written flows through to the left, and is valid either $t_{DDD}$ after the falling edge of the write strobe of the left port, or $t_{DDD}$ after the data being written becomes stable. #### **Data Retention Mode** The CY7C133/143 is designed with battery backup in mind. Data retention voltage and supply current are guaranteed over temperature. The following rules insure data retention: - Chip enable (CE) must be held HIGH during data retention, within V<sub>CC</sub> to V<sub>CC</sub> – 0.2V. - CE must be kept between V<sub>CC</sub> 0.2V and 70% of V<sub>CC</sub> during the power-up and power-down transitions. - The RAM can begin operation >t<sub>RC</sub> after V<sub>CC</sub> reaches the minimum operating voltage (4.5V). #### **Timing** | Parameter | Test Conditions <sup>[2]</sup> | Max. | Unit | |--------------------|--------------------------------|------|------| | ICC <sub>DR1</sub> | @ VCC <sub>DR</sub> = 2V | 1.5 | mA | #### Note: 2. $\overline{CE} = V_{CC}$ , $V_{in} = GND$ to $V_{CC}$ , $T_A = 25^{\circ}C$ . This parameter is guaranteed but not tested. Table 1. Non-Contending Read/Write Control | | Con | trol | | I/ | 0 | | |-------------------|-------------------|------|----|------------------------------------|-------------------------------------|-----------------------------------| | R/W <sub>LB</sub> | R/W <sub>UB</sub> | CE | OE | I/O <sub>0</sub> –I/O <sub>8</sub> | I/O <sub>9</sub> -I/O <sub>17</sub> | Operation | | Х | Х | Н | Х | High Z | High Z | Deselected: Power-Down | | L | L | L | Х | Data In | Data In | Write to Both Bytes | | L | Н | L | L | Data In | Data Out | Write Lower Byte, Read Upper Byte | | Н | L | L | L | Data Out | Data In | Read Lower Byte, Write Upper Byte | | L | Н | L | Н | Data In | High Z | Write to Lower Byte | | Н | L | L | Н | High Z | Data In | Write to Upper Byte | | Н | Н | L | L | Data Out | Data Out | Read to Both Bytes | | Н | Н | L | Н | High Z | High Z | High Impedance Outputs | Table 2. Address BUSY Arbitration | | Inputs | | | outs | | |-----|--------|----------------------------------------------|--------|--------|------------------------------| | CEL | CER | Address <sub>L</sub><br>Address <sub>R</sub> | BUSYL | BUSYR | Function | | Х | Х | No Match | Н | Н | Normal | | Н | Х | Match | Н | Н | Normal | | Х | Н | Match | Н | Н | Normal | | L | L | Match | Note 3 | Note 3 | Write Inhibit <sup>[4]</sup> | # 32-Bit Master/Slave Dual-Port Memory Systems **Table 3. Arbitration Results** | | Р | ort | | | |------|-------|-------|--------------|---------------------------------------------| | Case | Left | Right | Winning Port | Result | | 1 | Read | Read | L | Both ports read | | 2 | Read | Read | R | Both ports read | | 3 | Read | Write | L | L port reads OK R port write inhibited | | 4 | Read | Write | R | R port writes OK L port data may be invalid | | 5 | Write | Read | L | L port writes OK R port data may be invalid | | 6 | Write | Read | R | R port reads OK L port write inhibited | | 7 | Write | Write | L | L port writes OK R port write inhibited | | 8 | Write | Write | R | R port writes OK L port write inhibited | The loser of the port arbitration will receive BUSY = "L" (BUSY<sub>L</sub> or BUSY<sub>R</sub> = "L"). BUSY<sub>L</sub> and BUSY<sub>R</sub> cannot both be LOW simultaneously. Writes are inhibited to the left port when BUSY<sub>L</sub> is LOW. Writes are inhibited to the right port when BUSY<sub>R</sub> is LOW. # **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .....-65°C to +150°C Ambient Temperature with Power Applied......-55°C to +125°C Supply Voltage to Ground Potential (Pin 48 to Pin 24).....-0.5V to +7.0V DC Voltage Applied to Outputs in High-Z State ......-0.5V to +7.0V | DC Input Voltage | 3.5V to +7.0V | |--------------------------------------------------------|---------------| | Output Current into Outputs (LOW) | 20 mA | | Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V | | Latch-up Current | >200 mA | # **Operating Range** | Range | Ambient Temperature | V <sub>CC</sub> | |------------|---------------------|-----------------| | Commercial | 0°C to +70°C | 5V ± 10% | | Industrial | -40°C to +85°C | 5V ± 10% | # **Electrical Characteristics** Over the Operating Range | | | | | | 7C133-2<br>7C143-2 | | | |------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------|------|--------------------|------|------| | Parameter | Description | Test Conditions | | Min. | Тур. | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage | $V_{CC}$ = Min., $I_{OH}$ = -4.0 mA | | 2.4 | | | V | | V <sub>OL</sub> | Output LOW Voltage | I <sub>OL</sub> = 4.0 mA | | | | 0.4 | V | | | | I <sub>OL</sub> = 16.0 mA <sup>[5]</sup> | | | | 0.5 | = | | $V_{IH}$ | Input HIGH Voltage | | | 2.2 | | | V | | V <sub>IL</sub> | Input LOW Voltage | | | | | 0.8 | V | | I <sub>IX</sub> | Input Leakage Current | $GND \le V_1 \le V_{CC}$ | | -5 | | +5 | μА | | I <sub>OZ</sub> | Output Leakage Current | $GND \le V_O \le V_{CC}$ , Output Disabled | | -5 | | +5 | μА | | I <sub>os</sub> | Output Short Circuit Current <sup>[6,7]</sup> | V <sub>CC</sub> = Max., V <sub>OUT</sub> = GND | V <sub>CC</sub> = Max., V <sub>OUT</sub> = GND | | | -200 | mA | | I <sub>CC</sub> | V <sub>CC</sub> Operating Supply Current | CE = V <sub>IL</sub> , | Com'l | | 170 | 250 | mA | | | | Outputs Open, f = f <sub>MAX</sub> <sup>[8]</sup> | Ind. | | 170 | 290 | = | | I <sub>SB1</sub> | Standby Current Both Ports, TTL | $CE_L$ and $CE_R \ge V_{IH}$ , $f = f_{MAX}^{[8]}$ | Com'l | | 40 | 60 | mA | | | Inputs | | Ind. | | 40 | 75 | | | I <sub>SB2</sub> | Standby Current One Port, TTL | CE <sub>L</sub> or CE <sub>R</sub> ≥ V <sub>IH</sub> , Active Port | Com'l | | 100 | 140 | mA | | | Inputs | Outputs Open, $f = f_{MAX}^{[8]}$ | Ind. | | 100 | 160 | | | I <sub>SB3</sub> | Standby Current Both Ports, | Both Ports CE <sub>L</sub> and CE <sub>R</sub> ≥ V <sub>CC</sub> - | Com'l | | 3 | 15 | mA | | | CMOS Inputs | $0.2V$ , $V_{IN} \ge V_{CC} - 0.2V$ or $V_{IN} \le 0.2V$ , f = 0 | Ind. | | 3 | 15 | | | I <sub>SB4</sub> | Standby Current One Port, | One Port $\overline{CE_L}$ or $\overline{CE_R \ge V_{CC} - 0.2V}$ , | Com'l | | 90 | 120 | mA | | | CMOS Inputs | $V_{IN} \ge V_{CC} - 0.2V$ or $V_{IN} \le 0.2V$ , Active Port Outputs Open, $f = f_{MAX}^{[8]}$ | Ind. | | 90 | 140 | | ## **Electrical Characteristics** Over the Operating Range (continued) | | | | 7C133-35<br>7C143-35 | | 7C133-55<br>7C143-55 | | | | | |-----------------|-----------------------|------------------------------------------|----------------------|------|----------------------|------|------|------|------| | Parameter | Description | Test Conditions | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage | $V_{CC}$ = Min., $I_{OH}$ = -4.0 mA | 2.4 | | | 2.4 | | | V | | V <sub>OL</sub> | = | I <sub>OL</sub> = 4.0 mA | | | 0.4 | | | 0.4 | V | | | | I <sub>OL</sub> = 16.0 mA <sup>[5]</sup> | | | 0.5 | | | 0.5 | | | V <sub>IH</sub> | Input HIGH Voltage | | 2.2 | | | 2.2 | | | V | | $V_{IL}$ | Input LOW Voltage | | | | 0.8 | | | 0.8 | V | | I <sub>IX</sub> | Input Leakage Current | $GND \le V_I \le V_{CC}$ | -5 | | +5 | -5 | | +5 | μΑ | #### Notes: 5. BUSY pin only. 6. Duration of the short circuit should not exceed 30 seconds. 7. Tested initially and after any design or process changes that may affect these parameters. 8. At f=f<sub>MAX</sub>, address and data inputs are cycling at the maximum frequency of read cycle of 1/t<sub>RC</sub> and using AC Test Waveforms input levels of GND to 3V. # **Electrical Characteristics** Over the Operating Range (continued) | | | Test Conditions | | | C133-3 | | | C133-{<br>C143-{ | | | |------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------|------------------------------------------------|------|--------|------|------|------------------|------|------| | Parameter | Description | | | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | | l <sub>OZ</sub> | Output Leakage<br>Current | GND $\leq$ V <sub>O</sub> $\leq$ V <sub>CC</sub> , Output Dis | abled | -5 | | +5 | -5 | | -5 | μА | | los | Output Short Circuit Current <sup>[6,7]</sup> | $V_{CC} = Max., V_{OUT} = GND$ | V <sub>CC</sub> = Max., V <sub>OUT</sub> = GND | | | -200 | | | -200 | mA | | I <sub>CC</sub> | V <sub>CC</sub> Operating Supply | CE = V <sub>IL</sub> , | Com'l | | 160 | 230 | | 150 | 220 | mA | | | Current | Outputs Open, f = f <sub>MAX</sub> <sup>[8]</sup> | Ind. | | 160 | 260 | | 150 | 250 | | | I <sub>SB1</sub> | Standby Current Both | $CE_L$ and $\overline{CE}_R \ge V_{IH}$ , $f = f_{MAX}^{[8]}$ | Com'l | | 30 | 50 | | 20 | 40 | mA | | | Ports, TTL Inputs | | Ind. | | 30 | 65 | | 20 | 55 | | | I <sub>SB2</sub> | Standby Current One | $\overline{CE}_L$ or $\overline{CE}_R \ge V_{IH}$ , Active Port | Com'l | | 85 | 125 | | 75 | 110 | mA | | | Port, TTL Inputs | Outputs Open, f = f <sub>MAX</sub> [8] | Ind. | | 85 | 140 | | 75 | 125 | | | I <sub>SB3</sub> | Standby Current Both | Both Ports CE <sub>L</sub> and CE <sub>R ≥</sub> | Com'l | | 3 | 15 | | 3 | 15 | mA | | | Ports, CMOS Inputs | $V_{CC} - 0.2V, V_{IN} \ge V_{CC} - 0.2V$<br>or $V_{IN} \le 0.2V, f = 0$ | Ind. | | 3 | 15 | | 3 | 15 | | | I <sub>SB4</sub> | Standby Current One Port, CMOS Inputs | One Port $\overline{CE}_L$ or $\overline{CE}_R \ge V_{CC} - 0.2V$ , $V_{IN} \ge V_{CC} - 0.2V$ or | Com'l | | 80 | 105 | | 70 | 90 | mA | | | | $V_{IN} \le 0.2V$ , Active Port Outputs Open, $f = f_{MAX}^{[8]}$ | Ind. | | 80 | 120 | | 70 | 105 | | # Capacitance<sup>[7]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------|----------------------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C$ , $f = 1$ MHz, $V_{CC} = 5.0V$ | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | | 10 | pF | ## **AC Test Loads and Waveforms** # Switching Characteristics Over the Operating Range<sup>[9]</sup> | | | | 33-25<br>43-25 | 7C1<br>7C1 | 33-35<br>43-35 | | 33-55<br>43-55 | | |-------------------|--------------------------------------------------|------|----------------|------------|----------------|------|----------------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | Read Cycle | | • | • | | | | • | | | t <sub>RC</sub> | Read Cycle Time | 25 | | 35 | | 55 | | ns | | t <sub>AA</sub> | Address to Data Valid <sup>[10]</sup> | | 25 | | 35 | | 55 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 0 | | 0 | | 0 | | ns | | t <sub>ACE</sub> | CE LOW to Data Valid <sup>[10]</sup> | | 25 | | 35 | | 55 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid <sup>[10]</sup> | | 20 | | 25 | | 30 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z <sup>[11, 12,13]</sup> | 3 | | 3 | | 3 | | ns | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[11, 12,13]</sup> | | 15 | | 20 | | 25 | ns | | t <sub>LZCE</sub> | CE LOW to Low Z <sup>[11, 12,13]</sup> | 3 | | 5 | | 5 | | ns | | t <sub>HZCE</sub> | CE HIGH to High Z <sup>[11, 12,13]</sup> | | 15 | | 20 | | 20 | ns | | t <sub>PU</sub> | CE LOW to Power-Up <sup>[13]</sup> | 0 | | 0 | | 0 | | ns | | t <sub>PD</sub> | CE HIGH to Power-Down[13] | | 25 | | 25 | | 25 | ns | | Write Cycle[1 | 4 | | | | _l | | | | | t <sub>WC</sub> | Write Cycle Time | 25 | | 35 | | 55 | | ns | | t <sub>SCE</sub> | CE LOW to Write End | 20 | | 25 | | 40 | | ns | | t <sub>AW</sub> | Address Set-up to Write End | 20 | | 25 | | 40 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 2 | | 2 | | 2 | | ns | | t <sub>SA</sub> | Address Set-up to Write Start | 0 | | 0 | | 0 | | ns | | t <sub>PWE</sub> | R/W Pulse Width | 20 | | 25 | | 35 | | ns | | t <sub>SD</sub> | Data Set-up to Write End | 15 | | 20 | | 20 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | 0 | | 0 | | ns | | t <sub>HZWE</sub> | R/W LOW to High Z <sup>[12,13]</sup> | | 15 | | 20 | | 20 | ns | | t <sub>LZWE</sub> | R/W HIGH to Low Z <sup>[12,13]</sup> | 0 | | 0 | | 0 | | ns | | | ot Timing (for master CY7C133) | 1 | 1 | | 1 | | | | | t <sub>BLA</sub> | BUSY Low from Address Match | | 25 | | 35 | | 50 | ns | | t <sub>BHA</sub> | BUSY High from Address Mismatch | | 20 | | 30 | | 40 | ns | | t <sub>BLC</sub> | BUSY Low from CE LOW | | 20 | | 25 | | 35 | ns | | t <sub>BHC</sub> | BUSY High from CE HIGH | | 20 | | 20 | | 30 | ns | | t <sub>WDD</sub> | Write Pulse to Data Delay[15] | | 50 | | 60 | | 80 | ns | | t <sub>DDD</sub> | Write Data Valid to Read Data Valid[15] | | 35 | | 45 | | 55 | ns | | t <sub>BDD</sub> | BUSY High to Valid Data <sup>[16]</sup> | 1 | Note 16 | | Note 16 | | Note 16 | ns | | t <sub>PS</sub> | Arbitration Priority Set Up Time <sup>[17]</sup> | 5 | | 5 | | 5 | | ns | | | (for slave CY7C143) | -1 | 1 | | 1 | | 1 | | | t <sub>WB</sub> | Write to BUSY <sup>[18]</sup> | 0 | | 0 | | 0 | | ns | | t <sub>WH</sub> | Write Hold After BUSY <sup>[19]</sup> | 20 | | 25 | | 30 | | ns | | t <sub>WDD</sub> | Write Pulse to Data Delay[20] | | 50 | | 60 | | 80 | ns | | t <sub>DDD</sub> | Write Data Valid to Read Data Valid[20] | | 35 | | 45 | | 55 | ns | | Notes: | | | | | 1 | | | | #### Notes: - Notes: 9. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V and output loading of the specified $l_{OL}/l_{OH}$ , and 30-pF load capacitance. 10. AC Test Conditions use $V_{OH} = 1.6V$ and $V_{OL} = 1.4V$ . 11. At any given temperature and voltage condition for any given device, $t_{LZCE}$ is less than $t_{HZCE}$ and $t_{LZOE}$ is less than $t_{HZOE}$ . 12. $t_{LZCE}$ , $t_{LZWE}$ , $t_{HZOE}$ , $t_{LZOE}$ , $t_{HZCE}$ and $t_{HZWE}$ are tested with $C_L = 5$ pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady state voltage. 13. This parameter is guaranteed but not tested. 14. The internal write time of the memory is defined by the overlap of $\overline{CS}$ LOW and $\overline{R/W}$ LOW. Both signals must be LOW to initiate a write and either signal can terminate a write by going HIGH. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write. 15. Port-to-port delay through RAM cells from writing port to reading port. Refer to timing waveform of "Read with BUSY, Master: CY7C133." 16. $t_{BDD}$ is a calculated parameter and is greater of 0, $t_{WDD}$ - $t_{WD}$ (actual) or $t_{DDD}$ - $t_{DW}$ (actual). 17. To ensure that the earlier of the two ports wins. 18. To ensure that write cycle is inhibited during contention. - 18. To ensure that write cycle is inhibited during contention. 19. To ensure that a write cycle is completed after contention. 20. Port-to-port delay through RAM cells from writing port to reading port. Refer to timing waveform of "Read with Port-to-port Delay." # **Switching Waveforms** Read Cycle No.1 [21, 22] #### **Either Port Address Access** Read Cycle No. 2 $^{[21, 23]}$ ## Read Cycle No. 3 [22] # Read with BUSY (for master CY7C133) #### Note: - R/W is HIGH for read cycle. Device is continuously selected, \( \overline{CE} = V\_{|L} \) and \( \overline{OE} = V\_{|L}. \) Address valid prior to or coincidence with \( \overline{CE} \) transition LOW. # **Switching Waveforms** (continued) Timing Waveform of Read with Port-to-port Delay No. 4 (for slave CY7C143) [24, 25, 26] Write Cycle No. 1 (OE Three-States Data I/Os - Either Port) [17, 27] - 4. Assume BUSY input at V<sub>IH</sub> for the writing port and at V<sub>IL</sub> for the reading port. 25. Write cycle parameters should be adhered to in order to ensure proper writing. 26. Device is continuously enabled for both ports. 27. If OE is LOW during a R/W controlled write cycle, the write pulse width must be the larger of t<sub>PWE</sub> or t<sub>HZWE</sub> + t<sub>SD</sub> to allow the data I/O pins to enter high impedance and for data to be placed on the bus for the required t<sub>SD</sub>. # **Switching Waveforms** (continued) Write Cycle No. 2 (R/W Three-States Data I/Os—Either Port) [23, 28] **Busy Timing Diagram No. 1 (CE Arbitration)** # **CE**<sub>L</sub> Valid First: # CE<sub>R</sub> Valid First: #### Note: 28. If the CE LOW transition occurs simultaneously with or after the R/W LOW transition, the outputs remain in the high-impedance state. # **Switching Waveforms** (continued) **Busy Timing Diagram No. 2 (Address Arbitration)** ### **Left Address Valid First:** # **Right Address Valid First:** # **Busy Timing Diagram No. 3** ## Write with BUSY (For Slave CY7C143) # **Ordering Information** #### 2K x 16 Master Dual-Port SRAM | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|---------------|-----------------|-------------------------------------|--------------------| | 25 | CY7C133-25JC | J81 | 68-Lead Plastic Leaded Chip Carrier | Commercial | | | CY7C133-25JI | J81 | 68-Lead Plastic Leaded Chip Carrier | Industrial | | 35 | CY7C133-35JC | J81 | 68-Lead Plastic Leaded Chip Carrier | Commercial | | | CY7C133-35JI | J81 | 68-Lead Plastic Leaded Chip Carrier | Industrial | | 55 | CY7C133-55JC | J81 | 68-Lead Plastic Leaded Chip Carrier | Commercial | # **Package Diagram** ### 68-Lead Plastic Leaded Chip Carrier J81 All product and company names mentioned in this document are the trademarks of their respective holders. # **Document History Page** | REV. | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change | |------|---------|---------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 110178 | 09/22/01 | SZV | Change from Spec number: 38-00414 to 38-06036 | | *A | 127954 | 08/27/03 | FSG | Logic Block Diagram: fixed busy I/O flag on devices (typo) Removed obsolete parts from ordering information table: -CY7C133-55JI -CY7C143-25JC -CY7C143-25JI -CY7C143-35JC -CY7C143-35JI -CY7C143-55JC -CY7C143-55JI | | 'Β | 236761 | See ECN | YDT | Removed cross information from features section |