# 2 Megabit (256K X 8) 5.0 Volt-only CMOS Flash Memory ### **FEATURES** - Single Power Supply Operation - 5.0 V ± 10% Read/Program/Erase - High Performance Read - 55/70/90 ns access time - Cost Effective Block Architecture - One 16 Kbytes top or bottom Boot Block with software lockout - Two 8 Kbytes Parameter Blocks - One 96 Kbytes Main Block - One 128 Kbytes Main Block - Automatic Erase and Program - Typical 15 μs/byte programming - Typical 40 ms block or chip erase - Hardware Data Protection ### Data# Polling and Toggle Bit Features - Low Power Consumption - Typical 10 mA active read current - Typical 40 mA program/erase current - Typical <0.1 μA CMOS standby current - High Product Endurance - Guarantee 10,000 program/erase cycles - Typical 50,000 program/erase cycles - Minimum 10 years data retention # • Industrial Standard Pin-out and Packaging - 32-pin Plastic DIP - 32-pin PLCC ### • Manufactured on 0.30 µm process - Fully compatible with previous 0.35 µm version # **GENERAL DESCRIPTION** The Pm29F002 is a 2 Megabit, 5.0 Volt-only Flash Memory organized as 262,144 bytes of 8 bits each. This device is designed to use a 5.0 Volt power supply to perform in-system programming, 12.0 Volt $V_{pp}$ power supply for program and erase operation is not required. The device can be programmed in standard EPROM programmers as well. The 2 Megabit memory array is divided into five blocks of one 16 Kbytes, two 8 Kbytes, one 96 Kbytes, and one 128 Kbytes for BIOS and parameters storage. The five blocks allow users to flexibly make chip erase or block erase operation flexible. The block erase feature allows a particular block to be erased and reprogrammed without affecting the data in other blocks. After the device performed chip erase or block erase operation, it can be reprogrammed on a byte-by-byte basis. The device has a standard microprocessor interface as well as JEDEC single-power-supply Flash compatible pin-out and command set. The program operation of Pm29F002 is executed by issuing the program command code into command register. The internal control logic automatically handles the programming voltage ramp-up and timing. The erase operation of Pm29F002 is executed by issuing the chip erase or block erase command code into command register. The internal control logic automatically handles the erase voltage ramp-up and timing. The preprogramming on the array which has not been programmed is not required before the erase operation. The device also features Data# Polling and Toggle Bit function, the end of program or erase operation can be detected by Data# Polling of I/O7 or Toggle Bit of I/O6. The device has an optional 16 Kbytes top or bottom boot block with a software lockout feature for data security. The boot block can be used to store user secure code. When the lockout feature is enabled, the boot block is permanently protected from being reprogrammed. The Pm29F002 is manufactured on PMC's 0.30 µm advanced nonvolatile technology, P-FLASH™. The device is packaged in a 32-pin DIP and PLCC with access time of 55, 70 and 90 ns. # **CONNECTION DIAGRAMS** # **LOGIC SYMBOL** # **PRODUCT ORDERING INFORMATION** | Part Number | t <sub>ACC</sub><br>(ns) | Boot<br>Location | Package | Temperature<br>Range | |----------------|--------------------------|------------------|---------|----------------------| | Pm29F002T-55JC | | Ton | 32J | | | Pm29F002T-55PC | - F- | Тор | | Commercial | | Pm29F002B-55JC | 55 | Dettern | 32J | (0°C to +70°C) | | Pm29F002B-55PC | | Bottom | 32P | | | Pm29F002T-70JC | 70 | _ | 32J | | | Pm29F002T-70PC | | Тор | 32P | Commercial | | Pm29F002B-70JC | 70 | 5 | 32J | (0°C to +70°C) | | Pm29F002B-70PC | | Bottom | 32P | | | Pm29F002T-90JC | | <b>T</b> | 32J | | | Pm29F002T-90PC | 00 | Тор | 32P | Commercial | | Pm29F002B-90JC | 90 | Datta | 32J | (0°C to +70°C) | | Pm29F002B-90PC | | Bottom | 32P | | **Note:** Valid combination list for the Pm29F002. Please consult the local PMC sales office, sales representatives or distributors to confirm the availability of specific valid combination and delivery schedule. # **PIN DESCRIPTIONS** | SYMBOL | TYPE | DESCRIPTION | |-----------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0 - A17 | INPUT | Address Inputs: For memory addresses and command register. Addresses are internally latched during a write cycle. | | CE# | INPUT | Chip Enable: CE# low activates the device's internal circuitries for device operation. CE# high deselects the device and switches into standby mode to reduce the power consumption. Please refer to DC characteristics table. | | WE# | INPUT | Write Enable: Activate the device for write operation. WE# is active low. | | OE# | INPUT | Output Enable: Control the device's data buffers during a read cycle. OE# is active low. | | VO0 - VO7 | INPUT/<br>OUTPUT | Data Inputs/Outputs: Inputs array data during program operation, when CE# and WE# are active. Data is internally latched during the write and program cycles. When CE# and OE# are active, the output sends array data, manufacturer code or device code. The data pins float to tri-state when the chip is deselected or the outputs are disabled. | | V <sub>cc</sub> | | Device Power Supply | | GND | | Ground | | NC | | No Connection | ### **BLOCK DIAGRAM** # **DEVICE OPERATION** #### **READ OPERATION** The access of Pm29F002 is similar as that of EPROM. To obtain data at the outputs, three control functions must be satisfied: - $\bullet$ CE# is the chip enable and should be pulled low ( $V_{\text{IL}}$ ). - $\bullet$ OE# is the output enable and should be pulled low ( $V_{II}$ ). - ullet WE# is the write enable and should remains high ( $V_{IH}$ ). #### **BOOT BLOCK LOCKOUT** The device has a software lockout feature to prevent the data in the boot block from being erased or reprogrammed. The boot block can be located at the top or bottom of the address location. The block size is 16 Kbytes. Once the lockout feature is enable, the boot block can not be erased or reprogrammed. Data in the main memory block can still be updated through the regular programming method. The boot block lockout feature can be turned on by issuing a six-bus-cycle command sequence. Please refer to Table 4 and Chart 4. #### BOOT BLOCK LOCKOUT DETECTION The state of the Boot Block lockout can be detected by software product identification entry. After entry, selects Boot Block address with A0 = "0" and A1 = "1" and then read I/O0. A data of "0" means the lockout feature is disabled and the Boot Block can be erased or programmed. A data of "1" means the lockout feature is enabled and the Boot Block is protected. Product identification exit must be executed before the device returns to read mode. ## PRODUCT IDENTIFICATION The product identification mode can be used to identify the device and the manufacturer by hardware or software operation. The hardware operation mode is activated by applying a 12.0 Volt on A9 pin, typically used by an external programmer to select the right programming algorithm for the device. For detail, please see Bus Operation Modes in Table 3. The software operation mode is activated by three-bus-cycle command. Please see Software Command Definition in Table 4. # **DEVICE OPERATION (CONTINUED)** #### BYTE PROGRAMMING The programming is a four-bus-cycle operation and the data is programmed into the device (to a logical "0") on a byte-by-byte basis. Please see Software Command Definition in Table 4. A program operation is activated by writing the three-byte command sequence followed by one byte of data into the device. The address are latched on the falling edge of WE# or CE# whichever occurs later, and the data is latched on the rising edge of WE# or CE#, whichever occurs first. The internal control logic automatically handles the internal programming voltages and timing. A data "0" can not be programmed back to a "1". Only erase operation can convert "0"s to "1"s. The Data# Polling of I/O7 or Toggle Bit of I/O6 can be used to detect when the programming operation is completed. ### **CHIP ERASE** The entire memory array can be erased through a chip erase operation. Pre-programs the device is not required prior to chip erase operation. Chip erase starts after a six-bus-cycle chip erase command sequence. All commands will be ignored once the chip erase operation has started. The device will return back to read mode after the completion of chip erase. When the boot block lockout feature is enabled, the boot block will not be erased during a chip erase operation. Only the parameter blocks and the main blocks will be erased. ### **BLOCK ERASE** The memory array is organized into five blocks: one 16 Kbytes boot block, two 8 Kbytes parameter blocks, one 96 Kbytes and one 128 Kbytes main blocks. A block erase operation allows to erase any individual block. Pre-programs the block is not required prior to block erase operation. If the boot block lockout feature is enable, the block erase command attempts to erase the boot block will be ignored. The block erase command is similar to chip erase command except for the last bus cycle command where the block addresses are used to select the block for erasure and the input data to the I/Os is 30h. Each block erase operation erases one block. Block erase and chip erase are both internally controlled and timed. #### I/O7 DATA# POLLING The Pm29F002 provides Data# Polling feature to indicate the process or the completion of a program or erase cycle. During a program cycle, an attempt to read the device will result in the complement of the last loaded data on I/O7. Once the program cycle is completed, the true data of the last loaded data is valid on all outputs. During a block or chip erase operation, an attempt to read the device will result a "0" on I/O7. After the erase cycle is completed, an attempt to read the device will result a "1" on I/O7. #### I/O6 TOGGLE BIT The Pm29F002 also provides Toggle Bit feature as a method to detect the process or the end of a program or erase cycle. During a program or erase operation, an attempt to read data from the device will result in I/O6 toggling between "1" and "0". When the program or erase operation is complete, I/O6 will stop toggling and valid data will be read. Toggle bit may be accessed at any time during a program or erase cycle. #### HARDWARE DATA PROTECTION Hardware data protection protects the device from unintentional erase or program operation. It is performed in the following ways: (a) $V_{CC}$ sense: if $V_{CC}$ is below 3.8 V (typical), the program function is inhibited. (b) Write inhibit: holding any of the signal OE# low, CE# high or WE# high inhibits a write cycle. (c) Noise filter: pulses of less than 20 ns (typical) on the WE# or CE# inputs will not initiate a write cycle. # **MEMORY BLOCKS AND ADDRESSES** Table 1. Top Boot Block Address Table (Pm29F002T) | Block | Block Size | Address Range | |-------------------|------------|---------------| | Main Block 2 | 128 Kbytes | 00000h-1FFFFh | | Main Block 1 | 96 Kbytes | 20000h-37FFFh | | Parameter Block 2 | 8 Kbytes | 38000h-39FFFh | | Parameter Block 1 | 8 Kbytes | 3A000h-3BFFFh | | Boot Block | 16 Kbytes | 3C000h-3FFFFh | Table 2. Bottom Boot Block Address Table (Pm29F002B) | Block Size | | Address Range | |-------------------|------------|---------------| | Boot Block | 16 Kbytes | 00000h-03FFFh | | Parameter Block 1 | 8 Kbytes | 04000h-05FFFh | | Parameter Block 2 | 8 Kbytes | 06000h-07FFFh | | Main Block 1 | 96 Kbytes | 08000h-1FFFFh | | Main Block 2 | 128 Kbytes | 20000h-3FFFFh | # **OPERATING MODES** **Table 3. Bus Operation Modes** | Mode | CE# | OE# | WE# | ADDRESS | I/O | |------------------------|----------------|-------------------------------|-----------------|-------------------------------------------------------------------------------------------------|-----------------------| | Read | V <sub>L</sub> | V <sub>L</sub> | V <sub>H</sub> | X <sup>(1)</sup> | D <sub>OUT</sub> | | Write | V <sub>L</sub> | V <sub>H</sub> | V <sub>L</sub> | X | D <sub>IN</sub> | | Standby | V <sub>H</sub> | Х | Х | X | High Z | | Output Disable | Х | V <sub>IH</sub> | Х | X | High Z | | Product Identification | V | \/ | M | A2 - A17 = X, A9 = V <sub>H</sub> <sup>(2)</sup> ,<br>A1 = V <sub>L</sub> , A0 = V <sub>L</sub> | Manufacturer Code (3) | | Hardware | V IL | V <sub>L</sub> V <sub>L</sub> | V <sub>IH</sub> | $A2 - A17 = X, A9 = V_H^{(2)},$<br>$A1 = V_{IL}, A0 = V_{IH}$ | Device Code (3) | ### Notes: - 1. X can be $V_{\text{IL}}$ , $V_{\text{IH}}$ or addresses. - 2. $V_H = 12.0 \text{ V} \pm 0.5 \text{ V}$ . 3. Manufacturer Code: 9Dh; Device Code: 1Dh (top boot), 2Dh (bottom boot) ### **COMMAND DEFINITION** **Table 4. Software Command Definition** | Command<br>Sequence | Bus<br>Cycle | 1st Bus<br>Cycle<br>Addr Data | 2nd Bus<br>Cycle<br>Addr Data | 3rd Bus<br>Cycle<br>Addr Data | 4th Bus<br>Cycle<br>Addr Data | 5th Bus<br>Cylce<br>Addr Data | 6th Bus<br>Cycle<br>Addr Data | |-------------------------------------|--------------|-------------------------------|-------------------------------|-------------------------------|--------------------------------------|-------------------------------|-------------------------------| | Read | 1 | Addr D <sub>OUT</sub> | | | | | | | Chip Erase | 6 | 555h AAh | 2AAh 55h | 555h 80h | 555h AAh | 2AAh 55h | 555h 10h | | Block Erase | 6 | 555h AAh | 2AAh 55h | 555h 80h | 555h AAh | 2AAh 55h | BA <sup>(1)</sup> 30h | | Byte<br>Program | 4 | 555h AAh | 2AAh 55h | 555h A0h | Addr D <sub>IN</sub> | | | | Boot Block<br>Lockout (2,3) | 6 | 555h AAh | 2AAh 55h | 555h 80h | 555h AAh | 2AAh 55h | 555h 40h | | Boot Block | | 5551 | 0441 551 | 5551 001 | BA <sup>(4)</sup> 00h <sup>(5)</sup> | | | | Lockout<br>Detection <sup>(3)</sup> | 3 | 555h AAh | 2AAh 55h | 555h 90h | BA <sup>(4)</sup> 01h <sup>(5)</sup> | | | | Product<br>Manufacturer ID | 3 | 555h AAh | 2AAh 55h | 555h 90h | X00h 9Dh | | | | Product Device<br>ID (Top Boot) | 3 | 555h AAh | 2AAh 55h | 555h 90h | X01h 1Dh | | | | Product Device<br>ID (Bottom Boot) | 3 | 555h AAh | 2AAh 55h | 555h 90h | X01h 2Dh | | | | Product ID<br>Exit <sup>(6)</sup> | 3 | 555h AAh | 2AAh 55h | 555h F0h | | | | | Product ID<br>Exit <sup>(6)</sup> | 1 | XXXh F0h | | | | | | - 1. BA = Block address of the block to be erased. - 2. When the boot block lockout feature is enabled, the boot block will not be erased when a chip erase command or a block erase command for boot block erasure is issued. Once the boot block is not protected, the boot block will be erased when a chip erase command or a block erase command for boot block erasure is issued. - 3. After completion of the boot block lockout enable or detection command, the Product ID Exit command must be issued to return to standard read mode. - 4. BA = Block address of the boot block; For top boot block location, A0 = "0", A1 = "1", and A14-A17 = "1" where A2-A13 = Don't Care; For bottom boot block location, A0 = "0", A1 = "1", and A14-A17 = "0" where A2-A13 = Don't Care. - 5. I/O0 = "1" means boot block lockout is enabled, I/O0 = "0" means boot block lockout is disabled. - 6. Either one of the Product ID Exit command can be used. # **DEVICE OPERATIONS FLOWCHARTS** ### **AUTOMATIC PROGRAMMING** **Chart 1. Automatic Programming Flowchart** # **DEVICE OPERATIONS FLOWCHARTS (CONTINUED)** #### **AUTOMATIC ERASE** #### **CHIP ERASE COMMAND** #### **BLOCK ERASE COMMAND** - Please see Software Command Definition in Table 1 and Table 2 for block addresses. - 2. Only erase one block per each block erase cycle. - 3. When the boot block lockout feature has been enabled, the boot block will not be erased. **Chart 2. Automatic Erase Flowchart** # **DEVICE OPERATIONS FLOWCHARTS (CONTINUED)** ### SOFTWARE PRODUCT IDENTIFICATION ENTRY SOFTWARE PRODUCT IDENTIFICATION EXIT - 1. Manufacturer Code is read when A0-A17 = XX00h, where X = Don't Care; Device Code is read when A0-A17 = XX01h. - Manufacturer Code = 9Dh; Device Code = 1Dh (top boot device); Device Code = 2Dh (bottom boot device). - 3. The device returns to standard read operation. Chart 3. Software Product Identification Entry/Exit Flowchart # **DEVICE OPERATIONS FLOWCHARTS (CONTINUED)** ### **BOOT BLOCK LOCKOUT ENABLE (1,2)** - 1. Please call manufacturer for the command code to disable the boot block lockout. - 2. After excuting the boot block lockout command, the Product ID Exit command must be issued to return to standard read mode. **Chart 4. Boot Block Lockout Enable Flowchart** # ABSOLUTE MAXIMUM RATINGS (1) | Temperature Under Bias | -65°C to +125°C | |--------------------------------------------------------------------|----------------------------------| | Storage Temperature | -65°C to +125°C | | Input Voltage with Respect to Ground on All Pins except A9 pin (2) | -0.5 V to +6.25 V | | Input Voltage with Respect to Ground on A9 pin (3) | -0.5 V to +13.0 V | | All Output Voltage with Respect to Ground | -0.5 V to V <sub>∞</sub> + 0.6 V | | V <sub>CC</sub> (2) | -0.5 V to +6.25 V | #### Notes: - Stresses under those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only. The functional operation of the device or any other conditions under those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating condition for extended periods may affected device reliability. - Maximum DC voltage on input or I/O pins are +6.25 V. During voltage transitioning period, input or I/O pins may overshoot to V<sub>CC</sub> + 2.0 V for a period of time up to 20 ns. Minimum DC voltage on input or I/O pins are -0.5 V. During voltage transitioning period, input or I/O pins may undershoot GND to -2.0 V for a period of time up to 20 ns. - 3. Maximum DC voltage on A9 pin is +13.0 V. During voltage transitioning period, A9 pin may overshoot to +14.0 V for a period of time up to 20 ns. Minimum DC voltage on A9 pin is -0.5 V. During voltage transitioning period, A9 pin may undershoot GND to -2.0 V for a period of time up to 20 ns. # DC AND AC OPERATING RANGE | Part Number | Pm29F002 | |-----------------------|---------------| | Operating Temperature | 0°C to 70°C | | Vcc Power Supply | 4.5 V - 5.5 V | # **DC CHARACTERISTICS** | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------------------------|---------------------------------------|----------------------------------------------------------------|------|-----|-----------------------|-------| | lυ | Input Load Current | $V_{IN} = 0 \text{ V to } V_{CC}, V_{CC} = V_{CC \text{ max}}$ | | | ±1 | μΑ | | I <sub>LO</sub> | Output Leakage Current | $V_{VO} = 0 V \text{ to } V_{CC}, V_{CC} = V_{CC \text{ max}}$ | | | ±1 | μA | | I <sub>SB1</sub> | V <sub>CC</sub> Standby Current CMOS | CE#, OE# = V <sub>CC</sub> ± 0.5 V | | 0.1 | 5 | μA | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current TTL | CE# = V <sub>IH</sub> to V <sub>CC</sub> | | 0.2 | 3 | mA | | I <sub>CC1</sub> | V <sub>CC</sub> Active Read Current | f = 5 MHz; l <sub>OUT</sub> = 0 mA | | 10 | 30 | mA | | I <sub>CC2</sub> <sup>(1)</sup> | V <sub>CC</sub> Program/Erase Current | | | 40 | 60 | mA | | V <sub>L</sub> | Input Low Voltage | | -0.5 | | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 2.0 | | V <sub>CC</sub> + 0.5 | V | | VaL | Output Low Voltage | $I_{OL} = 5.8 \text{ mA}, V_{CC} = V_{CC \text{ min}}$ | | | 0.45 | V | | V <sub>OH</sub> | Output High Voltage | $I_{OH}$ = -400 $\mu$ A, $V_{CC}$ = $V_{CC min}$ | 2.4 | | | V | Note: 1. Characterized but not 100% tested. # **AC CHARACTERISTICS** # **READ OPERATIONS CHARACTERISTICS** | Symb- | Parameter | Pm29F002-55 | | Pm29F002-70 | | Pm29F002-90 | | llmite. | |------------------|---------------------------------------------------------------|-------------|-----|-------------|-----|-------------|-----|---------| | ol | Parameter | Min | Max | Min | Max | Min | Max | Units | | t <sub>RC</sub> | Read Cycle Time | 55 | | 70 | | 90 | | ns | | t <sub>ACC</sub> | Address to Output Delay | | 55 | | 70 | | 90 | ns | | t <sub>CE</sub> | CE# to Output Delay | | 55 | | 70 | | 90 | ns | | t <sub>OE</sub> | OE# to Output Delay | | 30 | | 35 | | 40 | ns | | t <sub>DF</sub> | CE# or OE# to Output High Z | 0 | 20 | 0 | 25 | 0 | 30 | ns | | t <sub>OH</sub> | Output Hold from OE#, CE# or Address, whichever occured first | 0 | | 0 | | 0 | | ns | | t <sub>VCS</sub> | V <sub>CC</sub> Set-up Time | 50 | | 50 | | 50 | | μs | # **AC CHARACTERISTICS (CONTINUED)** #### **READ OPERATIONS AC WAVEFORMS** ### **OUTPUT TEST LOAD** # INPUT TEST WAVEFORMS AND MEASUREMENT LEVEL **PIN CAPACITANCE** (f = 1 MHz, T = $25^{\circ}$ C) | | Тур | Max | Units | Conditions | |-----------------|-----|-----|-------|------------------------| | C <sub>IN</sub> | 4 | 6 | pF | V <sub>IN</sub> = 0 V | | Сол | 8 | 12 | pF | V <sub>QUT</sub> = 0 V | Note: These parameters are characterized and are not 100% tested. # **AC CHARACTERISTICS (CONTINUED)** # WRITE (PROGRAM/ERASE) OPERATIONS CHARACTERISTICS | Cumah al | Parameter | Pm29F | 002-55 | Pm29F002-70 | | Pm29F002-90 | | 11 | |------------------|--------------------------------|-------|--------|-------------|-----|-------------|-----|-------| | Symbol | | Min | Max | Min | Max | Min | Max | Units | | t <sub>WC</sub> | Write Cycle Time | 55 | | 70 | | 90 | | ns | | t <sub>AS</sub> | Address Set-up Time | 0 | | 0 | | 0 | | ns | | t <sub>AH</sub> | Address Hold Time | 45 | | 45 | | 50 | | ns | | t <sub>CS</sub> | CE# Set-up Time | 0 | | 0 | | 0 | | ns | | t <sub>CH</sub> | CE# Hold Time | 0 | | 0 | | 0 | | ns | | t <sub>WS</sub> | WE# Set-up Time | 0 | | 0 | | 0 | | ns | | t <sub>WH</sub> | WE# Hold Time | 0 | | 0 | | 0 | | ns | | t <sub>DS</sub> | Data Set-up Time | 30 | | 30 | | 45 | | ns | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | 0 | | ns | | t <sub>WP</sub> | Write Pulse Width | 35 | | 35 | | 45 | | ns | | t <sub>WPH</sub> | Write Pulse Width High | 20 | | 20 | | 20 | | ns | | t <sub>BP</sub> | Byte Programming Time | | 50 | | 50 | | 50 | μs | | t <sub>EC</sub> | Chip or Block Erase Cycle Time | | 100 | | 100 | | 100 | ms | | t <sub>VCS</sub> | V <sub>CC</sub> Set-up Time | 50 | | 50 | | 50 | | μs | # PROGRAM OPERATIONS AC WAVEFORMS - WE# CONTROLLED # **AC CHARACTERISTICS (CONTINUED)** ### PROGRAM OPERATIONS AC WAVEFORMS - CE# CONTROLLED ### **CHIP ERASE OPERATIONS AC WAVEFORMS** # **AC CHARACTERISTICS (CONTINUED)** # **BLOCK ERASE OPERATIONS AC WAVEFORMS** # PROGRAM/ERASE PERFORMANCE | Parameter | Unit | Min | Тур | Max | Remarks | |-------------------------|--------|--------|--------|-----|-----------------------------------------------------------| | Block Erase Time | ms | | 40 | 100 | From writing erase command to erase completion | | Chip Erase Time | ms | | 40 | 100 | From writing erase command to erase completion | | Byte Programming Time | μs | | 15 | 50 | Excludes the time of four-cycle program command execution | | Program/Erase Endurance | Cycles | 10,000 | 50,000 | | | Note: These parameters are characterized and are not 100% tested. # **AC CHARACTERISTICS (CONTINUED)** # **TOGGLE BIT AC WAVEFORMS** Note: Toggling either CE#, OE# or both OE# and CE# will operate Toggle Bit. ### **DATA# POLLING AC WAVEFORMS** Note: Toggling either CE#, OE# or both OE# and CE# will operate Data# Polling. # **PACKAGE TYPE INFORMATION** **32P**32-Pin Plastic DIP Dimensions in Inches (Millimeters) 32J 32-Pin Plastic Leaded Chip Carrier Dimensions in Inches (Millimeters) TOP VIEW SIDE VIEW # **REVISION HISTORY** | Date | Revision No. | Description of Changes | Page No. | |-------------|--------------|------------------------|----------| | March, 2001 | 1.0 | New publication | All |